# Proposed additions to IEEE P802.3af DTE Power via MDI Draft D1.2 Clause 33

Editors' Notes: To be removed prior to final publication.

References: None.

Definitions: None.

Abbreviations: None.

Revision History: Draft 1.0, July 2001

Initial draft for review. This draft is based on the IETF Power Ethernet (DTE Power via MDI) MIB of June 2001 and the notes from the Management Ad Hoc meeting held 8th January (http://www.ieee802.org/3/af/public/ documents/management\_ad\_hoc\_report.pdf) at the IEEE P802.3af January 2001Interim meeting in Irvine, CA. **To do** - proposed updates to Clause 22 to indicate the new use for registers 11 and 12.

#### 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53

# 30.22 Management function requirements

The MII Management Interface (see 22.2.4) is used to communicate PSE and PD information to the management entity. If a Clause 22 MII or a Clause 35 GMII is physically implemented, then management access is via the MII Management interface. Where no physical embodiment of the MII or GMII exists, an equivalent to PSE and PD MII Registers are recommended to be provided.

### 33.22.1 PHY specific registers for PSE and PD

Some of the extended registers (registers with addresses 2 to 15) are used as PHY specific registers as described in 22.2.4.3. A PSE shall use register address 11 for its control and status functions. A PD shall use register address 12 for its control and status functions.

#### 33.22.1.1 PSE control and status register (Register 11) (R/W)

The assignment of bits in the PSE Status and Control register is shown in Table 33–22 below. The default value for each bit of the PSE Control and Status register should be choose so that the initial state of the PSE upon power up or reset is a normal operational state without management intervention.

#### $R/W^1$ Bit(s) Name Description 11.15:10 Reserved RO Ignore when read 11.9 Over Current (11.9) 1 =Over current condition detected RO/ 0 = No over current condition detected LH 11.8 Under current (11.8) 1 = Under current condition detected RO/ 0 = No under current condition detected LH 11.7 11.6 **Detection Status** 11.7:6 RO 1 1 = Fault condition detected (11.7:6)0 = PD detected and supplying power 1 0 1 = Searching for PD 0 0 = PD Detection disabled 11.5 11.4 11.5:4 **Detection Control** R/W = Reserved 1 1 (11.5:4)1 0 = PD Detection test mode 0 = PD Detection enabled 1 0 0 = PD Detection disabled 11.3 11.2 11.3:2 Pair Control (11.3:2) R/W = PSE pinout alternative A and B 1 1 0 = PSE pinout alternative B 1 0 1 = PSE pinout alternative A 0 0 = Reserved 11.1 Pair Control Ability 1 = PSE pinout controllable by Pair Control bits RO (11.1)0 = PSE pinout alternative fixed 11.0 Power Enable (11.0) 1 = Enable PSE functions R/W 0 =Disable PSE functions

### Table 33–22—PSE Status and Control register bit definitions

 $^{1}$ R/W = Read/Write, RO = Read Only, LH = Latching High

2

54

# 33.22.1.1.1 Reserved bits (11.15:10)

Bits 11.15:10 are reserved for future standardization. A write shall be ignored and the value zero returned on a read. It is recommended that these bits should be written as zero and ignored when read, this will ensure compatibly with future standardization.

### 33.22.1.1.2 Over Current (11.9)

When read as a logic one, bit 11.9 indicates that a over current condition has been detected. A over current condition shall be detected when the current drawn from the PSE at the MDI is greater than Over load current limit for a duration greater that the Over load time limit (see Table 33-5). The Over Current bit shall be implemented with a latching function, such that the occurrence of a over current condition will cause the Over Current bit to become set and remain set until it is cleared. The Over Current bit shall be cleared each time Register PSE is read via the management interface, and shall also be cleared by a PHY reset.

### 33.22.1.1.3 Under Current (11.8)

When read as a logic one, bit 11.8 indicates that a under current condition has been detected. A under current condition shall be detected when the current drawn from the PSE at the MDI is less than Off mode current 2 for a duration greater that the Under load time limit (see Table 33-5). The Under Current bit shall be implemented with a latching function, such that the occurrence of a under current condition will cause the Under Current bit to become set and remain set until it is cleared. The Under Current bit shall be cleared each time Register PSE is read via the management interface, and shall also be cleared by a PHY reset.

#### Comments:

I It is assumed that the definition of a underCurrent event and a overCurrent event given above is correct.

It would seem to be better if these definitions where moved to within the PSE Power Supply function definition.

#### 33.22.1.1.4 Detection Status (11.7:6)

Bits 11.7:6 report the current state of the PD Detection function specified in 33.2.3. When read as '00' bits 11.7:6 indicates that the PD Detection function has been disabled. When read as '01' bits 11.7:6 indicates that the PD Detection function is enabled but has not detected a valid PD. When read as '10' bits 11.7:6 indicates that the PD Detection function is enabled, has detected a valid PD and is delivering power. When read as '10' bits 11.7:6 indicates that the PD Detection function function function is enabled, has detected a valid PD and is delivering power. When read as '10' bits 11.7:6 indicates that the PD Detection function is enabled but has detected a fault, faults reported are vendor-specific.

#### 33.22.1.1.5 Detection Control (11.5:4)

Bits 11.5:4 control the current mode of operation of the PD Detection function specified in 33.2.3. Setting bits 11.5:4 to '00' disables the PD Detection function. Disabling the PD Detection function shall also remove power from a valid PD that has already been detected. Setting bits 11.5:4 to '01' enables that PD Detection function to operate normally. Setting bits 11.5:4 to '10' places the PD Detection function in a test mode. When placed in this test mode the PD function shall operate normally with the exceptions that power shall not be supplied if a valid PD is detected and power shall be remove from a valid PD that has already been detected. The combination '11' has been reserved for future use.

#### Comments:

Is the assumption that power should be removed from a valid PD that has already been detected correct in the case of PD Detection being disabled or being placed in test mode. This would seem to be logical as once the PD detection function is disabled PD disconnect can no longer be detected.
 It may be better to specify the exact behavior of these modes fully in subclause 33.2.3 and reference them here.

# 33.22.1.1.6 Pair Control (11.3:2)

Bits 11.3:2 report the supported PSE Pinout Alternative specified in 33.2.1. A PSE may also provide the option of controlling the PSE Pinout Alternative through these bits. Provision of this option is indicated through the Pair Control Ability (11.1) bit. A PSE that does not support this option shall ignore writes to these bits and shall return the value that reports the supported PSE Pinout Alternative.

When read as '01' bits 11.3:2 indicates that only PSE Pinout Alternative A is supported by the PSE. When read as '10' bits 11.3:2 indicates that only PSE Pinout Alternative B is supported by the PSE. When read as '11' bits 11.3:2 indicates that PSE Pinout Alternative A and B are used for PD detection however only PSE Pinout Alternative A or PSE Pinout Alternative B is used to supply power once a valid PD is detected.

Where the option of controlling the PSE Pinout Alternative through these bits is provided setting bits 11.3:2 to '01' shall force the PSE to use only PSE Pinout Alternative A, setting bits 11.3:2 to '10' shall force the PSE to use only PSE Pinout Alternative B and setting bits 11.3:2 to '11' shall force the PSE to use both PSE Pinout Alternative A and B for PD Detection but only Pinout Alternative A or B to supply power.

The combination '00' has been reserved for future use.

# 33.22.1.1.7 Pair Control Ability (11.1)

When read as a logic one, bit 11.1 indicates that the PSE supports the option to control which PSE Pinout Alternative (see 33.2.1) is used for PD detection and power through the Pair Control (11.3:2) bits. When read as a logic zero, bit 11.1 indicates that the PSE lacks support of the option to control which PSE Pinout Alternative is used for PD detection and power through the Pair Control (11.3:2) bits.

### 33.22.1.1.8 Power Enable (11.0)

The PSE function shall be enabled by setting bit 11.0 to a logic one. The PSE function shall be disabled by setting bit 11.0 to logic zero. When the PSE function is disabled by this bit the MDI shall function as it would if it had no PSE function.

Note - This bit can not be used to force power onto the MDI, merely to enable the PSE to provide power onto the MDI if a valid PD is detected.

# 33.22.1.2 PD status and control register (Register 12) (R/W)

The assignment of bits in the PD Status and Control register is shown in Table 33–23 below. The default value for each bit of the PD Control and Status register should be chosen so that the initial state of the PD upon power up or reset is a normal operational state without management intervention.

#### 33.22.1.2.1 Reserved bits (12.15:3)

Bits 12.15:3 are reserved for future standardization. A write shall be ignored and the value zero returned on a read. It is recommended that these bits should be written as zero and ignored when read, this will ensure compatibly with future standardization.

#### 33.22.1.2.2 Pair Status (12.2:1)

Bits 12.2:1 report the supported PD Pinout Mode specified in 33.3.1. When read as '01' bits 12.2:1 indicates
that only PD Pinout Mode A is supported by the PD. When read as '10' bits 12.2:1 indicates that only PD
Pinout Mode B is supported by the PD. When read as '11' bits 12.2:1 indicates that both PD Pinout Mode A
and B are supported by the PD.

| Bit(s)  | Name                 | Description                                                                                                                                                                                    | R/W <sup>1</sup> |
|---------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 12.15:3 | Reserved             | Ignore when read                                                                                                                                                                               | RO               |
| 12.2:1  | Pair Status (12.2:1) | $\begin{array}{cccc} 12.2 & 11.2 \\ 1 & 1 & = PSE \text{ pinout mode A and B} \\ 1 & 0 & = PSE \text{ pinout mode B} \\ 0 & 1 & = PSE \text{ pinout mode A} \\ 0 & 0 & = Reserved \end{array}$ | RO               |
| 12.0    | Power Status (12.0)  | 1 = PD sourcing power<br>0 = PD not sourcing power                                                                                                                                             | RO               |

 $^{1}$ RO = Read Only

#### 33.22.1.2.3 Power Status (12.0)

When read as a zero, bit 12.0 indicates that the PD is drawing a current less than  $I_{Port}$  as specified in Table 33-10. When read as a logic one, bit 12.0 indicates that the PD is drawing a current greater than  $I_{Port}$  as specified in Table 33-10.

Comments:

The exact definition of the Power on and Power off states for a PD may be better placed in the PD subclause.

| 1                                            |  |  |
|----------------------------------------------|--|--|
|                                              |  |  |
| 2                                            |  |  |
|                                              |  |  |
| 3                                            |  |  |
| 4                                            |  |  |
|                                              |  |  |
| 5                                            |  |  |
| 6                                            |  |  |
| -                                            |  |  |
| 7                                            |  |  |
| 8                                            |  |  |
|                                              |  |  |
| 9                                            |  |  |
| 10                                           |  |  |
| 10                                           |  |  |
| 11                                           |  |  |
| 10                                           |  |  |
| 12                                           |  |  |
| 13                                           |  |  |
|                                              |  |  |
| 14                                           |  |  |
| 15                                           |  |  |
|                                              |  |  |
| 16                                           |  |  |
| 17                                           |  |  |
|                                              |  |  |
| 18                                           |  |  |
| 19                                           |  |  |
|                                              |  |  |
| 20                                           |  |  |
| 21                                           |  |  |
|                                              |  |  |
| 22                                           |  |  |
| 23                                           |  |  |
|                                              |  |  |
| 24                                           |  |  |
| 25                                           |  |  |
|                                              |  |  |
| 26                                           |  |  |
| 27                                           |  |  |
|                                              |  |  |
| 28                                           |  |  |
| 29                                           |  |  |
|                                              |  |  |
| 30                                           |  |  |
|                                              |  |  |
| 31                                           |  |  |
| 32                                           |  |  |
|                                              |  |  |
| 33                                           |  |  |
| 34                                           |  |  |
|                                              |  |  |
| 35                                           |  |  |
| 36                                           |  |  |
|                                              |  |  |
| 37                                           |  |  |
| 38                                           |  |  |
|                                              |  |  |
| 39                                           |  |  |
| 40                                           |  |  |
|                                              |  |  |
| 41                                           |  |  |
| 42                                           |  |  |
|                                              |  |  |
|                                              |  |  |
| 43                                           |  |  |
|                                              |  |  |
| 44                                           |  |  |
| 44<br>45                                     |  |  |
| 44<br>45                                     |  |  |
| 44<br>45<br>46                               |  |  |
| 44<br>45                                     |  |  |
| 44<br>45<br>46<br>47                         |  |  |
| 44<br>45<br>46<br>47<br>48                   |  |  |
| 44<br>45<br>46<br>47                         |  |  |
| 44<br>45<br>46<br>47<br>48<br>49             |  |  |
| 44<br>45<br>46<br>47<br>48<br>49<br>50       |  |  |
| 44<br>45<br>46<br>47<br>48<br>49<br>50       |  |  |
| 44<br>45<br>46<br>47<br>48<br>49<br>50<br>51 |  |  |
| 44<br>45<br>46<br>47<br>48<br>49<br>50       |  |  |

.