

## **Power Measurement Accuracy**

Michael Altmann Taufique Ahmed Sajol Ghoshal

IEEE® 802.3at Presentation Denver, CO Mar 6<sup>th</sup>-9th 2006

## **Power accuracy limitations**

A typical (but by no means only) PSE power sensing and



**4**kros Silicon<sup>®</sup>

## **Power accuracy limitations**



- PSE current accuracy has many components
  - R<sub>S</sub> & V <sub>SS</sub> IR drops
  - DAC INL and internal V<sub>REF</sub> (typ. V<sub>BG</sub> derived)
  - Op-amp V<sub>OFF</sub>
- Reasonable assumptions can create variations as high as ±10%

– This error adds directly to un-utilized PSE power

- This does not take Vport variation into account
  - Added complexity for Power limitations

os Silicon

## **Conclusion and Recommendations**

- Consider implications on power measurement accuracy when selecting power classification levels
- Implementation & test costs increase with PSE power accuracy
- Recommendation
  - Fewer levels better than more

kros Silicon