# TDL #275 and #276 D2.1

Addressing comments: #108, #420, #421, #281

### Make the following changes:

### **PSE-PD** stability

### 33A.1 Recommended PSE design guidelines and test setup

### 1. Make the following changes:

In order to prevent potential oscillations between the PSE and PD, the sum of the PSE port output impedance (Zo\_portZo\_pse), the cable impedance (Zc), the PD input port circuitry impedance (Zpd\_cirZcir\_pd) and the PD EMI output filter impedance (Z\_emi) should be lower than the PD power supply input impedance (Zin\_ps\_pd). All the above impedances are converted to the equivalent series impedance form as described by Figure 33A-1. This sub clause focuses on the PSE part.

<u>PSE PortPI</u> output impedance consists of two parts:

— PSE power supply output impedance (Zo\_ps), which is a function of the load <u>at the PSE</u>
<u>PI(PPort)</u>, and
<u>the Seriesseries</u> elements (Z\_ser) that connect the PSE power supply output to the <u>PSE PIport</u>.

Therefore, the total <u>PSE PI Port</u> output impedance during normal powering mode is  $Zo\_portZo\_pse=Zo\_ps+Z\_ser$ .

In order to maintain PSE-PD stability, the following guidelines apply:

--- Zo\_ps max = 0.3  $\Omega_{\tau}$  at frequencies up to 100 kHz at the highest <u>output power level Class-that</u> the PSE supports, as defined in Table 33–13. <u>At lower power levels than the highest output power level</u> PSE support, Zout\_ps\_max =0.3 $\Omega$  x PClass max / Pclass.

Zo\_ps can be extracted from  $\frac{\text{Zport}_{Zo} \text{ port}}{\text{port}_{2P} \text{ VPort}_{2P} \text{ VPort}_{2P} \text{ PSE-2P} / \text{ IPort}}$  (with an external power dynamic analyzer system) as a function of frequency and subtracting from  $\frac{\text{Zport}}{\text{Zo}_{2P} \text{ port}}$  the value of  $\frac{\text{Zo}_{2P} \text{ ser}}{\text{Zo}_{2P} \text{ ser}}$  (f = DC) which is limited by the value of  $\frac{\text{Zser}_{2P} \text{ zo}_{2P} \text{ ser}}{\text{Zo}_{2P} \text{ ser}}$  at DC (low frequency).

The value of Zo\_ps is not limited if the following conditions are met simultaneously:
a) If Zo\_ps < Zo\_ser</li>

TDL #275 AND #276 D2.1 – Updating 33A.1 and 33A.2. January 2017 Rev001. Yair Darshan Page 1 of 5

b) <u>and Vpse VPort-2P</u> is kept to in the range of <u>VPort-2P</u> <u>VPort\_PSE-2P</u> min and <u>VPort-2P</u> <u>VPort\_PSE-2P</u> max as defined in Table 33–18 during dynamic load changes from 10 Hz to 100 kHz., then the value of Zo\_ps is not limited.

Verification of these guidelines can be made by measuring the <u>PSE PI port</u>-output impedance from 10 Hz to 100 kHz with the maximum load per the PSEs assigned Class, as defined in Table 33–13 at short cable length, or by performing simulations.

See Figure 33A–1 for the PSE-PD system impedance allocation.



Figure 33A-1—PSE-PD system impedance allocation

See Figure 33A-2 for the test setup and Figure 33A-3 for the test requirements.

- 3. Delete Figure 33A-2 (no need to teach how to measure impedance of a port)
- 4. Delete Figure 33A-3 (the test requirements are in the text)
- 5. Make the following changes:

### 33A.2 Recommended PD design guidelines

PD port\_PI\_input impedance consists of the following two parts:

- PD PI port input circuits Zcir\_pd and <u>including</u> the EMI filter (Zin\_ser)Z\_emi, and

TDL #275 AND #276 D2.1 – Updating 33A.1 and 33A.2. January 2017 Rev001. Yair Darshan Page 2 of 5

— PD power supply input impedance <u>(Zin\_ps\_pd)</u>Zin\_ps\_pd., which is fed by the output of the EMI filter (Zo\_emi).

In order to maintain stability with the PSE, the PD power supply input impedance <u>Zin\_ps\_pd</u> (<u>Zin\_ps\_pd</u>) should be higher than the output impedance of the total network <u>that precedes it</u> (<u>Zo\_emi+Zcir\_pd+Zc+Zo\_pse</u>).including the PD EMI output filter impedance fed by the channel output impedance, which is fed by the PSE port output impedance.

The worst-case scenario is when the channel length is zero (in terms of lower damping factor).

The a<u>A</u>ccess to the PD input power supply is not possible through the PD port for evaluating the various impedances <u>in the PD</u> and derivation of the above <u>individual impedances</u>. The following guidelines are recommended when measuring the PD input impedance:

— The PD power supply input impedance (Zin\_ps\_pd) at <u>Pclass\_PD\_maxmax\_load of PPort\_PD</u> = <u>PPort\_PD max</u> as defined in Table 33–30 should be higher than 30  $\Omega$  at any frequency up to the PD power supply crossover <u>closed loop</u> frequency. If the PD power supply is consuming less than <u>its</u> <u>maximum power capability defined by PClass\_PD\_max</u>, <u>PPort\_PD = PPort\_PD max</u> as defined in Table 33–30, then Zin\_ps\_pd min = 30 x <u>PClass\_PD max</u> <u>PPort\_PD-max</u> / <u>PPort\_PDPport\_PD</u>.

— The PD power supply EMI filter output impedance should be Zo\_emi =  $2.7 \Omega$  max. If the PD power supply is consuming less than <u>PClass\_PD\_max\_i.e. Pport\_PD\_PPort\_PD = PPort\_PD max</u>, then Zo\_emi =  $2.7 \times \frac{PClass_PD_PPort_PD max}{PD PPort_PD max}$ .

See Figure 33A-1 for the PSE-PD system impedance allocation.

# End of Baseline

# The following is a clean version with out markups.

## Replace 33A.1 and 33A.2 with the following:

# **PSE-PD** stability

### 33A.1 Recommended PSE design guidelines and test setup

In order to prevent potential oscillations between the PSE and PD, the sum of the PSE port output impedance (Zo\_pse), the cable impedance (Zc), the PD input port circuitry impedance (Zcir\_pd) and the PD EMI output filter impedance (Z\_emi) should be lower than the PD power supply input impedance (Zin\_ps\_pd). All the above impedances are converted to the equivalent series impedance form as described by Figure 33A-1.

PSE PI output impedance consists of two parts:

- PSE power supply output impedance (Zo\_ps), which is a function of the load at the PSE PI, and
- the series elements (Z\_ser) that connect the PSE power supply output to the PSE PI.

Therefore, the total PSE PI output impedance during normal powering mode is Zo\_pse=Zo\_ps+Z\_ser.

In order to maintain PSE-PD stability, the following guidelines apply:

--- Zo\_ps max = 0.3  $\Omega$  at frequencies up to 100 kHz at the highest output power level that the PSE supports, as defined in Table 33–13. At lower power levels than the highest output power level PSE support, Zout\_ps\_max =0.3  $\Omega$  x PClass max / Pclass.

Zo\_ps can be extracted from Zo\_port by measuring VPort\_PSE-2P / IPort (with an external power dynamic analyzer system) as a function of frequency and subtracting from Zo\_port the value of Zo\_ser which is limited by the value of Zo\_ser at DC (low frequency).

- The value of Zo\_ps is not limited if the following conditions are met simultaneously:
  - a) Zo\_ps < Zo\_ser
  - b) Vpse is kept in the range of VPort\_PSE-2P min and VPort\_PSE-2P max as defined in Table 33–18 during dynamic load changes from 10 Hz to 100 kHz..

Verification of these guidelines can be made by measuring the PSE PI output impedance from 10 Hz to 100 kHz with the maximum load per the PSEs assigned Class, as defined in Table 33–13 at short cable length, or by performing simulations.

See Figure 33A–1 for the PSE-PD system impedance allocation.



Figure 33A-1—PSE-PD system impedance allocation

### 33A.2 Recommended PD design guidelines

PD PI input impedance consists of the following two parts:

- PD PI input circuits Zcir\_pd and the EMI filterZ\_emi, and

- PD power supply input impedance\_Zin\_ps\_pd.

In order to maintain stability with the PSE, the PD power supply input impedance Zin\_ps\_pd should be higher than the output impedance of the total network that precedes it (Zo\_emi+Zcir\_pd+Zc+Zo\_pse).

The worst-case scenario is when the channel length is zero (in terms of lower damping factor).

Access to the PD input power supply is not possible through the PD port for evaluating the various impedances in the PD and derivation of the above individual impedances. The following guidelines are recommended when measuring the PD input impedance:

— The PD power supply input impedance (Zin\_ps\_pd) at Pclass\_PD\_maxas defined in Table 33–30 should be higher than 30 Ω at any frequency up to the PD power supply crossover closed loop frequency. If the PD power supply is consuming less than its maximum power capability defined by PClass\_PD\_max, as defined in Table 33–30, then Zin\_ps\_pd min = 30 x PClass\_PD max max / Pport\_PD.

— The PD power supply EMI filter output impedance should be Zo\_emi =  $2.7 \Omega$  max. If the PD power supply is consuming less than PClass\_PD\_max\_i.e. Pport\_PD, then Zo\_emi =  $2.7 \times PClass_PD / Pport_PD$ .

See Figure 33A–1 for the PSE-PD system impedance allocation.

### End of Baseline

TDL #275 AND #276 D2.1 – Updating 33A.1 and 33A.2. January 2017 Rev001. Yair Darshan Page 5 of 5