### Comment #1

The following text needs some improvement to ensure proper specification of the voltage transients (page 105)

1 2

3

4 5

6

7 8

9

10

### 33.2.8.2 Voltage transients

A Type 2, Type 3, and Type 4 PSE shall maintain an output voltage no less than  $K_{Tran lo}$  below  $V_{Port\_PSE-2P}$  min for transient conditions lasting more than 30 µs and less than 250 µs, and meet the requirements of 33.2.8.7.

Transients less than 30  $\mu$ s in duration may cause the voltage at the PI to fall more than K<sub>Tran\_lo</sub>. The minimum PD input capacitance allows a Type 1 or Type 2 PD to operate for any input voltage transient lasting less than 30  $\mu$ s. Transients lasting more than 250  $\mu$ s shall meet the V<sub>Port PSE-2P</sub> specification.

At line 7 replace :

The minimum PD input capacitance allows a Type 1 or Type 2 PD to operate for any input voltage transient lasting less than 30  $\mu$ s.

With :

The minimum PD input capacitance  $C_{port}$  min or  $C_{port-2P}$  min defined in Table 33-28, allows PDs of any Type to operate for input voltage transients which cause  $V_{PD}$  to drop as low as 0V lasting less than 30  $\mu$ s as specified in 33.3.7.6

## **Remedy explanation:**

This improvement is necessary even if there is not a "shall" here, because it is referenced as normative in the PD section (33.3.7.6).

- 1. The name of the PD input capacitance is Cport or Cport-2P as defined in Table 33-28
- 2. It is necessary to extend the text to all PD Types, single and dual Signature.
- 3. The voltage transients specified in this paragraph are meant to cause the PD voltage to drop, and the maximum drop is 100%, i.e. 0V
- 4. A reference to the PD normative text is useful (see below next comment)

## 33.2.8.2 Voltage transients

## Modify the second paragraph as follows:

Transients less than 30  $\mu$ s in duration may cause the voltage at the PI to fall more than K<sub>Tran\_lo</sub>. The minimum PD input capacitance C<sub>Port</sub> min or C<sub>Port-2P</sub> min defined in Table 33-28, allows PDs of any Type to operate for input voltage transients which cause V<sub>PD</sub> to drop as low as 0V lasting less than 30 $\mu$ s as specified in 33.3.7.6

| Comment #2                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| <ul> <li>33.3.7.6 PD behavior during transients at the PSE PI</li> <li>Editor's Note: 1. Type 3 and Type 4 to be added (to parts other than the newly added first paragraph).</li> <li>A PD shall continue to operate without interruption in the presence of transients at the PSE PI as defined in 33.2.8.2. A single-signature PD shall include C<sub>port</sub> as defined in Table 33–28. A dual-signature PD shall meet this requirement for each pairset.</li> </ul> | 10<br>11<br>12<br>13<br>14<br>15<br>16 |
| In order to allow PD with Classes 5 to 8 to operate without interruption during a 30us input transient, larger minimum Cport is necessary:                                                                                                                                                                                                                                                                                                                                  | a                                      |
| Table 33-28 Item 12 Cport<br>Split in 3 rows, one for all Types Classes 0-4, for and two for Types 3 and 4 addressing classes 5-6 a<br>7-8.                                                                                                                                                                                                                                                                                                                                 | and                                    |
| Remedy explanation:<br>Since the max current for Types 3 may be as high as 2x Icable, a double minimum capacitance is<br>recommended to allow the PD voltage to stay above VOFF_PD (30V) with the same margin taken for<br>Types 1 and 2 → 10uF for Type3<br>Type4 PD max current is even higher than that, so 20uF is recommended                                                                                                                                          |                                        |

# 33.3.7 PD power

| Item | Parameter                                                                                                                                                 | Symbol               | Unit | Min  | Max | PD Type    | Additional<br>Information |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|------|-----|------------|---------------------------|
| 12   | PI capacitance during<br>MDI_POWER states, Single<br>Signature Class 0 to 4<br>PI capacitance during                                                      | C <sub>Port</sub>    | uF   | 5.00 | -   | all<br>3,4 | See 33.3.7.6,<br>33.3.7.3 |
|      | MDI_POWER states<br>Single Signature Class 5, 6<br>PI capacitance during<br>MDI_POWER states<br>Single Signature Class 7, 8                               |                      |      | 20.0 | -   | 4          |                           |
| 13   | Pairset capacitance during<br>MDI_POWER states Dual<br>Signature Class 0 to 4<br>Pairset capacitance during<br>MDI_POWER states Dual<br>Signature Class 5 | C <sub>Port-2P</sub> | uF   | 5.00 | -   | 3,4        | See 33.3.7.6,<br>33.3.7.3 |

# Modify item 12 in Table 33–28 as follows:

and delete lines 18-21 – page 138

Appendix:

Example calculation for Class8 PD shows that a 5uF capacitance is not enough to guarantee the operation during a 30us transient.

For Type4 Class8 
$$C_{Port}min = \frac{M*I_{LOAD\_MAX}*30us}{(V_{ON\_PD}-V_{OFF\_PD})} = \frac{1.05*1.92A*30us}{(39V-33V)} = 10.08 \text{uF}$$

when selecting practical Von and Voff with margins which take into consideration the presence of input diode bridge (3V on both Von\_pd\_max and Voff\_pd\_min)

M>=1 represents the effect of current increase due to voltage decrease as for constant load power. So actually the minimum capacitance will be higher than 10.08uF.

The factor 1.05 is the Ppeak\_PD effect as well.