### Suggested Packages for 100GEL

Liav Ben Artsi, Marvell Israel Ltd Richard Mellitz, Samtec 07/25/2018

IEEE P802.3ck 100 Gb/s, 200 Gb/s, and 400 Gb/s Electrical Interfaces Task Force

# Suggested PKG Model Cases

|                                                         | Length | Ball Side<br>Discontinuity | Xtalk (Suggest<br>using random<br>noise) | Suggested<br>Decision &<br>(Priority)                                                           |
|---------------------------------------------------------|--------|----------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------|
| PHY (WIP)                                               | 8-12mm | Low Pitch BGA              | High                                     | A Must have for high<br>reflections & Xtalk (1)                                                 |
| Typ Switch                                              | 20mm   | 1mm pitch BGA              | Medium                                   | Check if covered by any of the 30mm (2)                                                         |
| High Lane Count<br>Switch up to<br>70x70mm <b>(WIP)</b> | 30mm   | 1mm pitch BGA              | Low                                      | Provide an initial model<br>to check for impact (1)                                             |
| High Lane Count<br>Switch > 70x70                       | 30mm   | LGA                        | Low                                      | Discuss whether should<br>be covered (3). if yes<br>How?<br>If not how to manage<br>the impact? |

## Future Large 100G/lane Devices

- Big packages will be one possible target implementation for 100Gbps/lane
- Need to consider the implications of a decision not to model future LGA
- <u>https://www.ectc.net/files/68/ECTC\_2018\_Luncheon\_Keynote\_BCOoi\_Broadcom.pdf</u>

| IC Package Need   | 2018                | 2022                                   | Challenges                                                                                                              |
|-------------------|---------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| Data Rate         | 56 Gbps             | 112 Gbps                               | <ul> <li>Channel Insertion Loss &amp;<br/>Return Loss</li> <li>Crosstalk</li> <li>Power Integrity</li> </ul>            |
| Body Size         | 67.5mm x<br>67.5 mm | > 90mm x<br>90mm                       | <ul> <li>Package Warpage</li> <li>Board Level Reliability</li> <li>Socket Cost &amp; Performance<br/>Penalty</li> </ul> |
| 2.5D Integration  | Up to 5 dies        | More/Larger<br>dies (incl.<br>Optical) | <ul> <li>Interposer Reticle Size</li> <li>Assembly challenges</li> <li>More Memory BW</li> </ul>                        |
| Micro-bump Pitch  | 40um                | <=30um                                 | <ul> <li>Assembly challenges</li> <li>Routing challenges</li> </ul>                                                     |
| Power Dissipation | 300 W               | > 500 W                                | <ul> <li>Thermal Interface Material</li> <li>Heatsink Solutions</li> </ul>                                              |

ference - Luncheon Keynote Address

BROADCOM

## Nominal or WorstCase?

- We may consider starting with a nominal/slight worst case parameters package and evaluate the manufacturing/implementation variance COM impact
- Impact of model simplicity (for example having multiple discontinuities integrated into one) once proven should be:
  - Taken as a part of the COM margin

or

- Suggest a model correction
- Crosstalk per PKG case suggested to be implemented as random noise with the applicable  $\sigma$



### Thank You!