IEEE802.3bt Concerns about Channel Pair to Pair Resistance Unbalance Ad Hoc

Rev 1.0 July 2014 J. Heath – Linear Technology





Channel Resistance Model Accuracy is Important

- Maximum pair current drives
  - Magnetics cost
  - MOSFET cost
  - Icut and Ilimit values
  - Can drive delivered power and stability
- Yair's current proposal will over report current resistance imbalance by 40% for long channels
  - Best value for cable/cordage value is 5% Long channels approach 5%
  - Error is (7% 5%) / 5% = 2/5 = 40%



Arriving at a channel resistance imbalance

- If there is a specification (e.g. TIA) site the specification – the simple case
  - Empirical data may also be needed if the parameter is not completely specified (e.g. there is a maximum but no minimum)
- If there is a pending specification, wait for it?
- If there is no spec, nor one pending empirical measurements can be taken
  - Data (not just conclusions) should be presented to the task force for approval including attribution



# Channel Imbalance

- Suggested imbalance compromize (Wayne has a better Idea)
  - 5% + 0.1 ohms for a 4 connector channel
  - (PI has two more connectors and will add 0.05 Ohms)
- 5% comes from cable experts, there is no spec
  - One of them is Wayne
  - Who are the others?
    - Need to list them and the Task Force is ok with the measured data.
- 0.1 ohms comes from TIA specification
  - See next page



## Origin of 0.1 ohms for 4 connectors

- TIA connector specification is 50 mOhm conductor to conductor
- Divide by 2 for a pair => 25 mOhm pair to pair
- 4 connectors worst case is 4 X 25 mOhm = 100 mOhms = 0.1 Ohms

ANSI/11A-568-C.2

### 6.8.2 DC resistance unbalance

DC resistance unbalance shall be calculated as the maximum difference in DC resistance between any two conductors of a connector pair measured in accordance with IEC 60512, Test 2a.

Category 3 connecting hardware DC resistance unbalance should not exceed 50 m $\Omega$ . Category 5e, 6 and 6A connecting hardware DC resistance unbalance shall not exceed 50 m $\Omega$ .



### Example: no consensus, out of scope topic

- This covers technical details that are out of scope of the channel
- This conclusion appeared without discussion and rebuttals were disregarded





# Reference material





#### End to End Current Model including PSE PI, PD PI, and Channel PSE PI PD PI Vpd1 Alt **A +** Alt A Rps1 Rpd1 Rc1 Vps1 Vpd2 Vps Alt **B +** lload Alt B -Rc2 Rps2 Rpd2 Vpd3 Alt **A** -Alt A Rps3 Rpd3 Rc3 Vps2 Alt **B** Alt **B** Vpd4 Rpd4 Rps4 Rc4 Channel

