C/ FM SC FM P1 L 10 # 110 C/ FM SC FM P 6 L 39 # 112 Dawe, Piers Nvidia Dawe, Piers Nvidia Comment Status D Comment Type E Comment Status D Comment Type (bucket1) (bucket1) The superscript 3 should follow IEEE Xplore, not "contact IEEE." "Amendment:" - there should be an amendment number here. According to pages 13 and 14, this would be number 10. But 9 amendments before a revision is too many so there SuggestedRemedy should be another roll-up and this could be amendment 1 of 802.3-2023. Get the template at https://standards.ieee.org/develop/drafting-standard/resources/ fixed SuggestedRemedy and implement the change. Insert number or placeholder. Also on pages 11 and 27. Add it on page 14. If some Proposed Response Response Status W amendment numbers including this one are provisional, that can be stated. PROPOSED REJECT. Proposed Response Response Status W This footnote location is the same as in the cited template. This text is an official statement PROPOSED REJECT. copied to the IEEE 802.3 template from the IEEE SA template. According to the 2021 As the comment alludes, the amendment number that will be assigned to this amendment IEEE SA Standards Style Manual, this text "Shall not be altered." is not known at this time with any certainty. An amendments number may be inserted once a number is known with better certainty, likely near the end of WG Ballot. C/ FM SC FM P8 L 12 # 178 Dawe. Piers Nvidia SC FM C/ FM P1 L 30 # 111 Comment Type E Comment Status D (bucket1) Dawe, Piers Nvidia Task Force name Task Force Comment Status D Comment Type Ε (bucket1) SuggestedRemedy Media Access Control Parameters for 800 Gb/s and Physical Layers and Management Parameters for 400 Gb/s and 800 Gb/s Operation. Draft D1.0 is prepared for task force Task Force 3 times preview Proposed Response Response Status W SuggestedRemedy PROPOSED ACCEPT. Media Access Control parameters for 800 Gb/s and Physical Layers and management Delete "Task force name", three instances parameters for 400 Gb/s and 800 Gb/s operation. Draft D1.0 is prepared for Task Force Also, add list of clause editors. preview Implement with editorial license. [Editor's note: The page/line were change from 1/8 to 8/12.] Proposed Response Response Status W PROPOSED ACCEPT IN PRINCIPLE. C/ FM SC FM P 10 # 113 / 1 The comment appears to be pointing out that capitalization on some words need s to be Dawe, Piers Nvidia corrected. Change: "Media Access Control Parameters for 800 Gb/s and Physical Layers and Comment Type E Comment Status D (bucket1) Management Parameters for 400 Gb/s and 800 Gb/s Operation. Draft D1.0 is prepared for "When the IEEE-SA Standards Board": duplicate section task force preview" SuggestedRemedy To: "Media Access Control parameters for 800 Gb/s and Physical Layers and management Remove parameters for 400 Gb/s and 800 Gb/s operation. Draft D1.0 is prepared for Task Force Proposed Response Response Status W preview" Implement with editorial license. PROPOSED ACCEPT IN PRINCIPLE. The group of text starting with "When the IEEE-SA Standards Board:" is repeated twice. Remove one instance.

Implement with editorial license.

C/ FM SC FM P 27 L 48 # 114

Dawe, Piers Nvidia

Comment Type E Comment Status D (bucket1)

3bj and 3bk!! They were approved in 2013 and 2014. 3cy uses 3cx and 3cz as its examples, 3cz uses 3dd, 3cs, 3db, 3ck, 3de and 3cx

#### SuggestedRemedy

Instead of or as well as this bad example, list all the exact amendments and drafts that this draft is built against, as P802.3cz does. Also, say which drafts affect this draft and which are believed not to, preferably clause by clause. The editors must have and agree this information; no reason not to share it with the volunteers who do the review work, and the staff editors.

Proposed Response Status W

#### PROPOSED ACCEPT IN PRINCIPLE.

The example projects listed are indeed obsolete. This example list from the FrameMaker template needs to be updated for each project and may again change as previous amendments are incorporate into a revision. The examples are not really required so these examples should be deleted here and in the template.

Delete "(e.g., IEEE P802.3bj and IEEE P802.3bk)"

 Cl 1
 SC 1.4
 P 18
 L 47
 # 115

 Dawe, Piers
 Nvidia

 Comment Type
 E
 Comment Status
 D
 (bucket1)

This project is adding another page of definitions to a very long section that doesn't have the usual pdf bookmarks.

#### SuggestedRemedy

To mitigate the deterioration of document structure and usability, divide 1.4 Definitions into subclauses, e.g.

1.4.1 1 to 8

1.4.2 A to G

1.4.3 H to M

1.4.4 N to S

1.4.5 T to Z

If Frame can deliver 1.4.0 ... 1.4.8 1.4.A ... 1.4.Z (some such as 1.4.3 are not needed), that would be even more user-friendly.

# Proposed Response Status W

#### PROPOSED REJECT.

The comment is asking for broad changes to the base standard that are not related directly the new content that is being added by this amendment. Such sweeping changes should be addressed using the Base Standard maintenance process.

 CI 1
 SC 1.5
 P 30
 L 30
 # 116

 Dawe, Piers
 Nvidia

 Comment Type
 E
 Comment Status
 D
 (bucket1)

This project is adding to an already long section that lacks the usual level of subdivision (somewhere around one subclause per page would be normal)

#### SuggestedRemedy

To mitigate the deterioration of document structure and usability, divide 1.5 Abbreviations into several subclauses

Proposed Response Response Status W

#### PROPOSED REJECT.

The comment is asking for broad changes to the base standard that are not related directly the new content that is being added by this amendment. Such sweeping changes should be addressed using the Base Standard maintenance process.

Cl 30 SC 30.5 P33 L45 # 16

Dudek, Mike Marvell

(bucket1)

The base standard and 802.3db all list the "with reach up to at least xxx." to differentiate between the various Phy's. This draft does not.

Comment Status D

SuggestedRemedy

Comment Type

Add the reach information to the new Phys.

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

change 400GBASE-DR4 description to:

"400GBASE-R PCS/PMA over 4-lane single-mode fiber PMD with reach up to at least 500 m as specified in Clause 124"

change 400GBASE-DR4-2 description to:

"400GBASE-R PCS/PMA over 4-lane single-mode fiber PMD with reach up to at least 2 km as specified in Clause 124"

change 800GBASE-DR4 description to:

"800GBASE-R PCS/PMA over 8-lane single-mode fiber PMD with reach up to at least 500 m as specified in Clause 124"

change 800GBASE-DR4-2 description to:

"800GBASE-R PCS/PMA over 8-lane single-mode fiber PMD with reach up to at least 2 km as specified in Clause 124"

change 800GBASE-SR8 description to:

"800GBASE-R PCS/PMA over 8-lane multimode fiber PMD with reach up to at least 100 m as specified in Clause 167"

change 800GBASE-VR8 description to:

"800GBASE-R PCS/PMA over 8-lane multimode fiber PMD with reach up to at least 50 m as specified in Clause 167"

Implement with editorial license.

C/ 30 SC 30.5.1.1.2 P 33 L1 # 92

Wang, Haojie China Mobile

Comment Type ER Comment Status D (bucket1)

There should be "800GBASE-R" other than "400GBASE-R"

SuggestedRemedy

Change "400GBASE-R" to "800GBASE-R"

Proposed Response Status W

PROPOSED ACCEPT.

C/ 30 SC 30.5.1.1.2 P33 L3 # 93

Wang, Haojie China Mobile

Comment Type ER Comment Status D (bucket1)

There should be "800GBASE-R" other than "400GBASE-R"

SuggestedRemedy

Change "400GBASE-R" to "800GBASE-R"

Proposed Response Response Status W

PROPOSED ACCEPT.

C/ 45 SC 45.1.2.163 P41 L50 # 70

Lusted, Kent Intel Corporation

Comment Type TR Comment Status D

The paragraph provides mapping of registers 1.1220-1.1223 to lanes [0:3] but not the additional lanes of [4:7] used for eight-lane interface types.

SuggestedRemedy

change:

" Lane 0 maps to register 1.1220, lane 1 maps to register 1.1221, lane 2 maps to register 1.1222, and lane 3 maps to register 1.1223."

to:

" Lane 0 maps to register 1.1220, lane 1 maps to register 1.1221, lane 2 maps to register 1.1222, lane 3 maps to register 1.1223, lane 4 maps to register 1.1224, lane 5 maps to register 1.1225, lane 6 maps to register 1.1226, and lane maps to register 1.1227."

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Resolve using the response to comment #46

(bucket1)

CI 45 SC 45.1.2.165 P42 L8 # 71

Lusted, Kent Intel Corporation

Comment Type TR Comment Status D (bucket1)

The paragraph provides mapping of registers 1.1320-1.1323 to lanes [0:3] but not the additional lanes of [4:7] used for eight-lane interface types.

## SuggestedRemedy

change:

"Lane 0 maps to register 1.1320, lane 1 maps to register 1.1321, lane 2 maps to register 1.1322, and lane 3 maps to register 1.1323."

to:

" Lane 0 maps to register 1.1320, lane 1 maps to register 1.1321, lane 2 maps to register 1.1322, lane 3 maps to register 1.1323, lane 4 maps to register 1.1324, lane 5 maps to register 1.1325, lane 6 maps to register 1.1326, and lane maps to register 1.1327."

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.
Resolve using the response to comment #30

C/ 45 SC 45.1.2.167 P 42 L 23 # 72

Lusted, Kent Intel Corporation

Comment Type TR Comment Status D (bucket1)

The paragraph provides mapping of registers 1.1420-1.1423 to lanes [0:3] but not the additional lanes of [4:7] used for eight-lane interface types.

#### SuggestedRemedy

change:

" Lane 0 maps to register 1.1420, lane 1 maps to register 1.1421, lane 2 maps to register 1.1422, and lane 3 maps to register 1.1423."

to:

"Lane 0 maps to register 1.1420, lane 1 maps to register 1.1421, lane 2 maps to register 1.1422, lane 3 maps to register 1.1423, lane 4 maps to register 1.1424, lane 5 maps to register 1.1425, lane 6 maps to register 1.1426, and lane maps to register 1.1427."

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Resolve using the response to comment #31.

Cl 45 SC 45.2.1.6 P 36 L 3 # 43

Huber, Tom Nokia

Comment Type E Comment Status D (bucket1)

Since the table includes 400ZR as existing text, the editing instruction should note that the text shown is as modified by 802.3cw.

SuggestedRemedy

Add "(as modified by IEEE 802.3cw-202x)" after "Change Table 45-7"

Proposed Response Response Status W

PROPOSED ACCEPT.

Cl 45 SC 45.2.1.6 P36 L20 # 117

Dawe, Piers Nvidia

Comment Type T Comment Status D (bucket1)

Where possible, entries should be in the standard order: slow to fast, short to long, wide to narrow. Here, we have to read upwards because the entries are listed backwards.

SuggestedRemedy

Swap VR8 and SR8

Proposed Response Status W

PROPOSED ACCEPT.

Cl 45 SC 45.2.1.7.4 P37 L23 # 118

Dawe, Piers Nvidia

Comment Type T Comment Status D (bucket1)

Missing entries in transmit fault, receive fault and transmit disable tables

SuggestedRemedy

Include rows for

100GBASE-VR1, 100GBASE-SR1, 200GBASE-VR2, 200GBASE-SR2, 400GBASE-VR4,

400GBASE-SR4, 800GBASE-VR8, 800GBASE-SR8

and

400GBASE-DR4, 400GBASE-DR4-2, 800GBASE-DR8, 800GBASE-DR8-2

Revise the rubrics.

Proposed Response Status W

PROPOSED ACCEPT.

Cl 45 SC 45.2.1.8 P 38 L 13 # 17 Cl 45 SC 45.2.1.161 P 41 L 34 # 45 Dudek, Mike Marvell Huber, Tom Nokia Comment Type Comment Status D Comment Type T Comment Status D (bucket1) (bucket1) In table 45-12 "and" is used in the list for BR but it has been deleted for KR and CR. The While the mapping of bits to registers is obvious, it seems incomplete to explicitly describe table should be consistent for all rows. the mapping for bits 0-3 and say nothing at all about bits 4-7. A simpler statement of how the mapping works for all bits would be better and easier to maintain. SuggestedRemedy SuggestedRemedy Add the "and" before 800. Change "Lane 0 maps to register 1.1120, lane 1 maps to register 1.1121, lane 2 maps to Proposed Response Response Status W register 1.1122, and lane 3 maps to register 1.1123." PROPOSED ACCEPT. "Lanes 0-7 map to registers 1.1120 to 1.1127, respectively." C/ 45 SC 45.2.1.23 P 39 L 23 Proposed Response Response Status W Nokia Huber, Tom PROPOSED ACCEPT. Comment Type T Comment Status D (bucket1) Cl 45 SC 45.2.1.161 P 41 # 19 L 34 Register 1.72 is added by 802.3cz; presumably 1.73 is what was intended here Dudek, Mike Marvell SuggestedRemedy Comment Type T Comment Status D (bucket1) Change 1.72 to 1.73 The mapping of lanes 4-7 is not provided. Proposed Response Response Status W SuggestedRemedy PROPOSED ACCEPT. Add the mapping for those lanes. Also in 45.2.1.163 on line 50, 45.2.1.165 and 45.2.1.167 Cl 45 SC 45.2.1.23 P 39 L 24 # 18 Proposed Response Response Status W Dudek, Mike Marvell PROPOSED ACCEPT IN PRINCIPLE. Comment Status D Resolve using the response to comment #45 Comment Type T (bucket1) This is listing register 1.72 but 45.2.1.60b is listing the abilities in Register 1.73 SuggestedRemedy Change to register 1.72. Also on line39

Proposed Response

PROPOSED ACCEPT IN PRINCIPLE.
Resolve using the response to comment #44

Response Status W

Cl 45 SC 45.2.1.161 P41 L 34 # 69

Lusted, Kent Intel Corporation

Comment Type TR Comment Status D (bucket1)

The paragraph provides mapping of registers 1.1120-1.1123 to lanes [0:3] but not the additional lanes of [4:7] used for eight-lane interface types.

## SuggestedRemedy

change:

"Lane 0 maps to register 1.1120, lane 1 maps to register 1.1121, lane 2 maps to register 1.1122, and lane 3 maps to register 1.1123."

to:

"Lane 0 maps to register 1.1120, lane 1 maps to register 1.1121, lane 2 maps to register 1.1122, lane 3 maps to register 1.1123, lane 4 maps to register 1.1124, lane 5 maps to register 1.1125, lane 6 maps to register 1.1126, and lane maps to register 1.1127."

Proposed Response Response Status W
PROPOSED ACCEPT IN PRINCIPLE.

Resolve using the response to comment #45

Cl 45 SC 45.2.1.161 P41 L34 # 119

Dawe, Piers Nvidia

Comment Type E Comment Status D

Lane 0 maps to register 1.1120, lane 1 maps to register 1.1121, lane 2 maps to register 1.1122, and lane 3 maps to register 1.1123.

SuggestedRemedy

Lane 0 maps to register 1.1120, lane 1 maps to register 1.1121, and so on, up to lane 7 and register 1.1127.

Similarly in 45.2.1.163, 45.2.1.165, 45.2.1.167

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Resolve using the response to comment #45.

While the mapping of bits to registers is obvious, it seems incomplete to explicitly describe the mapping for bits 0-3 and say nothing at all about bits 4-7. A simpler statement of how the mapping works for all bits would be better and easier to maintain.

SuggestedRemedy

Change "Lane 0 maps to register 1.1220, lane 1 maps to register 1.1221, lane 2 maps to register 1.1222, and lane 3 maps to register 1.1223."

to

"Lanes 0-7 map to registers 1.1220 to 1.1227, respectively."

Proposed Response Status W

PROPOSED ACCEPT.

Cl 45 SC 45.2.1.165 P 42 L 8 # 30

Huber, Tom Nokia

Comment Type T Comment Status D

While the mapping of bits to registers is obvious, it seems incomplete to explicitly describe the mapping for bits 0-3 and say nothing at all about bits 4-7. A simpler statement of how the mapping works for all bits would be better and easier to maintain.

SuggestedRemedy

Change "Lane 0 maps to register 1.1320, lane 1 maps to register 1.1321, lane 2 maps to register 1.1322, and lane 3 maps to register 1.1323."

to

(bucket1)

"Lanes 0-7 map to registers 1.1320 to 1.1327, respectively."

Proposed Response Response Status W

PROPOSED ACCEPT.

(bucket1)

(bucket1)

Cl 45 SC 45.2.1.167 P 42 L 23 # 31 Huber, Tom Nokia

While the mapping of bits to registers is obvious, it seems incomplete to explicitly describe the mapping for bits 0-3 and say nothing at all about bits 4-7. A simpler statement of how the mapping works for all bits would be better and easier to maintain.

#### SuggestedRemedy

Proposed Response

Comment Type

Change "Lane 0 maps to register 1.1420, lane 1 maps to register 1.1421, lane 2 maps to register 1.1422, and lane 3 maps to register 1.1423."

"Lanes 0-7 map to registers 1.1420 to 1.1427, respectively."

Response Status W

Comment Status D

PROPOSED ACCEPT.

C/ 45 SC 45.2.1.168 P 42 L 24 # 122 Dawe, Piers Nvidia Comment Status D Comment Type TR PRBS seed (bucket1)

This says "The polynomial identifier for each lane should be unique; two physically adjacent lanes having the same identifier could impair operation of the PMD control function."

This is in a section defining the meanings of bits in a memory map. The memory map serves the sublayer, not the other way round. Advice about signal integrity should be in the clause concerned.

With only four polynomials and eight lanes, the polynomials themselves can't all be different, but that's OK. Impairment is very unlikely unless adjacent lanes use the same polynomial AND the PRBS13Qs in the training pattern are aligned in time with each other. We have written generations of PMD and AUI clauses that use the same pattern on multiple lanes, but they should be skewed, e.g. 120G.3.2.2; "For the case where PRBS13Q or PRBS31Q are used with a common clock, there is at least 31 UI delay between the patterns on one lane and any other lane, so that the symbols on each lane are not correlated." The training frame is 98.3% PRBS13Q. In principle, one could incur the risk warned against with a lane carrying "identifier i" = 0 and an adjacent lane carrying "identifier\_i" = 4, with an unlucky timing offset between lanes. As "The PMD shall implement one instance of the PMD control function described in 136.8.11 for each lane". the state machine for each lane can be started and restarted asynchronous to adjacent lanes, so starting the training pattern with a different seed won't solve the issue. The text "For 8-lane use cases different initial seeds should be used where the same polynomial is being reused" recommends a course of action that, on investigation, doesn't address the issue. We should tell the reader what to avoid, not how to avoid it.

Also, the ETC spec has already covered this ground. It uses the same four polynomials and seeds, twice over. No implementation can follow the ETC spec AND this draft (because the default seeds differ) but there is no benefit in the difference.

#### SuggestedRemedy

- 1. Put signal integrity recommendations in the spec, not in the register definitions for a memory map!
- 2. Change "The polynomial identifier for each lane should be unique; two physically adjacent lanes having the same identifier could impair operation of the PMD control function" to "The polynomial identifier for adjacent lanes should be unique to avoid a risk of impairment of the PMD control function".
- 3. Change "For 8-lane use cases different initial seeds should be used where the same polynomial is being reused." to "For 8-lane use cases, see 162.8.11.1."
- 4. Make the default seeds in Table 162-10a the same as in the ETC spec (seeds 4 to 7 are the same as seeds 0 to 3).
- 5. ETC say "it is recommended to ensure that physically adjacent lanes do not use the same polynomial". Recommend this.
- 6. Also, suggest that when there are more lanes than polynomials to use, significant correlation between any lanes can be avoided by a combination of seed and timing offset. Leave it to the implementer to choose how to do this.

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Replace "The polynomial identifier for each lane should be unique; two physically adjacent lanes having the same identifier could impair operation of the PMD control function. The default identifiers are (binary): for lane 0, 00; for lane 1, 01; for lane 2, 10; for lane 3, 11; for lane 4, 00; for lane 5, 01; for lane 6, 10; for lane 7, 11. For 8-lane use cases different initial seeds should be used where the same polynomial is being reused."

"The polynomial identifier for adjacent lanes should be unique to avoid a risk of impairment of the PMD control function. If the same polynomial identifier is used for multiple lanes, different initial seeds should be used for each of those lanes. The default identifiers are (binary): for lane 0, 00; for lane 1, 01; for lane 2, 10; for lane 3, 11; for lane 4, 00; for lane 5, 01: for lane 6, 10: for lane 7, 11."

The adopted baseline clearly states what the default seeds in Table 162-10a should be (see: https://www.ieee802.org/3/df/public/22\_09/lusted\_3df\_01a\_2209.pdf). A user would be able to change the default values so that the seeds for lanes 4 to 7 match 0 to 3 by writing appropriate seed values to registers 1.1450 through 1.1457. Therefore it is not appropriate to change Table 162-10a.

See also the response to comment #139

While the mapping of registers to what they control is obvious, it would be better to spell it out a bit more completely to maintain similar structure to the other clauses that are specifying registers per-lane.

SuggestedRemedy

Change "Register 1.1450 controls the PMD training pattern for PMD lane 0; register 1.1451 controls the PMD training pattern for PMD lane 1; etc."

"Registers 1.1450 to 1.1457 control the PMD training pattern for PMD lanes 0-7, respectively."

Proposed Response Status W

PROPOSED ACCEPT.

 C/ 45
 SC 45.2.1.168
 P 42
 L 38
 # 120

 Dawe, Piers
 Nvidia

 Comment Type
 E
 Comment Status
 D
 (bucket1)

"for PMD lane 1: etc.": a bit terse and informal

SuggestedRemedy

Suggested rewording: Register 1.1450 controls the PMD training pattern for PMD lane 0, register 1.1451 controls the PMD training pattern for PMD lane 1, and so on, up to register 1.1457 and PMD lane 7.

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Resolve using the response to comment #32.

C/ 45 SC 45.2.1.168 P 42 L 41 # 33
Huber, Tom Nokia

The text "and 136.8.11.1.3" is in 802.3-2022, so it should not be identified as a change.

Comment Status D

SuggestedRemedy

Comment Type E

Remove the underlining from this text.

Proposed Response Status W

PROPOSED REJECT.

The reference to 136.8.11.1.3 is not in the base standard so the underlineing should remain.

Comment Type E Comment Status D (bucket1)

92.7.12 and 136.8.11.1.3

SuggestedRemedy

92.7.12, 136.8.11.1.3, or 162.8.11.1 as appropriate

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Change the first sentence of the second paragraph of 45.2.1.168 so it reads as "Register bits 12:11 contain a 2-bit identifier that selects the polynomial used for training a particular PMD lane as described in 92.7.12, 136.8.11.1.3, or 162.8.11.1."

(bucket1)

(bucket1)

The last 3 sentences would be clearer if the order of the last two sentences is swapped, and the (current) last sentence is written more generically to apply to any situation where a polynomial identifier is being reused.

## SuggestedRemedy

Replace "The polynomial identifier for each lane

should be unique; two physically adjacent lanes having the same identifier could impair operation of the PMD control function. The default identifiers are (binary): for lane 0, 00; for lane 1, 01; for lane 2, 10; for lane 3, 11; for lane 4, 00; for lane 5, 01; for lane 6, 10; for lane 7, 11. For 8-lane use cases different initial seeds should be used where the same polynomial is being reused."

"The polynomial identifier for each lane should be unique; two physically adjacent lanes having the same identifier could impair operation of the PMD control function. If the same polynomial identifier is used for multiple lanes, different initial seeds should be used for each of those lanes. The default identifiers are (binary): for lane 0, 00; for lane 1, 01; for lane 2, 10; for lane 3, 11; for lane 4, 00; for lane 5, 01; for lane 6, 10; for lane 7, 11."

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Resolve using the response to comment #122

Cl 45 SC 45.2.3 P43 L12 # 35

Huber, Tom Nokia

Comment Type E Comment Status D

Subclauses 45.2.3.24-26 all exist in 802.3-2022, so they should not be indicated as changes in the table.

SuggestedRemedy

Remove the underlining from 45.2.3.24, 45.2.3.25, 45.2.3.26.

Proposed Response Status W

PROPOSED REJECT.

Although these clauses are in the base standard, there are no references to them in Table 45-233. Therefore it is appropriate to add them to the table with underlining.

Cl 45 SC 45.2.3 P 43 L 50 # 36

Huber, Tom Nokia

Comment Type E Comment Status D (bucket1)

Subclause 45.2.3.50 exists in 802.3-2022, so it should not be indicated as a change in the table.

SuggestedRemedy

Remove the underlining from 45.2.3.50

Proposed Response Response Status W

PROPOSED REJECT.

Although this subclause is in the base standard there is no reference to it in the table.

Therefore it is appropriate to add it to Table 45-233 with underlining.

Cl 45 SC 45.2.3.26a P 44 L 24 # 62

Slavick, Jeff Broadcom

Comment Type T Comment Status D (bucket1)

Clause 172 (and 119) use a variable named amps\_lock[x] for lane alignment lock status.

Which was the name used in Cl91 and 161 for the FEC sublayers.

SuggestedRemedy

Bring in 45.2.3.25.\* and 45.2.3.26.\*

For indexes 16 to 32 change the "(see 82.2.19.2.2)." to be "(see 82.2.19.2.2) or amps\_lock[16] (see 172.2.6.2.2)"

For indexes 0 to 15 and change the "(see 82.2.19.2.2)." to be "(see 82.2.19.2.2) or amps\_lock[16] (see 119.2.6.2.2 and 172.2.6.2.2)"

Proposed Response Status W

PROPOSED ACCEPT.

A reference to 172.3.4 needs to be added to 45.2.3.58 Cl 45 SC 45.2.3.60.1 P 46 L 54 # 65 Proposed Response Response Status W Slavick, Jeff Broadcom PROPOSED ACCEPT. Comment Type T Comment Status D (bucket1) P 47 Cl 45 SC 45.2.4 L4 Various clause 45 registers need to some Clause 172 references added. Marris. Arthur Cadence Design Systems SuggestedRemedy Comment Type Comment Status D (bucket1) A reference to Clause 172 needs to be added to 45.2.3.49 "45.2.4 PHY XS registers" and "45.2.5 DTE XS registers" subsections need to be brought into the 802.3df draft and modifications made to increase the number of service interface A reference to 172.2.5.3 needs to be added to: lanes specified from 20 to 32 45.2.3.60.1 SuggestedRemedy 45.2.3.60.2 45.2.4.61.4 Update "Table 45-314—PHY XS registers" and "Table 45-339—DTE XS registers" and 45.2.3.61.6 relevant sunclauses to address this. This will include an extra "XS alignment status 5" 45.2.3.64 register at location 54, adding extra "XS lane mapping" registers above 415, adding extra 45.2.3.65 "FEC symbol error counter" registers above 631, and add bit 4.801.6 for "Local degraded 45.2.3.66 SER received" 45.2.4.21.1 Proposed Response Response Status W 45.2.4.21.2 PROPOSED ACCEPT. 45.2.4.22.2 45.2.4.22.3 45.2.4.22.4 Cl 45 SC 45.2.4.4 P 46 L 54 # 53 45.2.4.22.5 Slavick, Jeff Broadcom 45.2.4.25 Comment Type T Comment Status D (bucket1) 45.2.4.26 45.2.4.27 Need to add 800G capablity register to PHY XS 45.2.5.21.1 SuggestedRemedy 45.2.5.21.2 45.2.5.22.2 Assign a bit in register 4.4 for 800G capable and create a description the same as the 45.2.5.22.3 400G bit replacing 400G with 800G 45.2.5.22.4 Proposed Response Response Status W 45.2.5.22.5 PROPOSED ACCEPT. 45.2.5.25 45.2.5.26 45.2.5.27 Cl 45 SC 45.2.4.15 P 46 L 54 # 66 Slavick, Jeff Broadcom A reference to 172.2.6.2.2 needs to be added to: Comment Status D 45.2.3.61.1 Comment Type (bucket1) 45.2.3.61.2 PHY XS AM lock registers need to be updated with 800G references and expanded to 32 45.2.3.61.3 AM lanes 45.2.3.61.5 SuggestedRemedy 45.2.4.22.1 45.2.5.22.1 Update (see 119.2.6.2.2) to (see 119.2.6.2.2 and 172.2.6.2.2) in 45.2.4.15.\* and 45.2.4.16.\* Add the extra 16 lanes of amps\_lock as well as was done for the PCS registers. A reference to 172.3.2 needs to be added to 45.2.3.62, 45.2.4.23 and 45.2.5.23 Response Status W Proposed Response PROPOSED ACCEPT. A reference to 172.3.3 needs to be added to 45.2.3.63, 45.2.4.24 and 45.2.5.24

TYPE: TR/technical required ER/editorial required GR/general required T/technical E/editorial G/general COMMENT STATUS: D/dispatched A/accepted R/rejected RESPONSE STATUS: O/open W/written C/closed Z/withdrawn SORT ORDER: Clause, Subclause, page, line

C/ **45** SC **45.2.4.15**  Page 10 of 44 2022-11-28 1:46:57 PM

Cl 45 SC 45.2.4.17 P 46 L 54 # 67 C/ 45 SC 45.2.5.15 P 46 L 54 # 55 Slavick, Jeff Broadcom Slavick, Jeff Broadcom Comment Type T Comment Status D (bucket1) Comment Type T Comment Status D (bucket1) PHY XS lane mapping registers need to update with 800G references and expanded to 32 DTE XS AM lock registers need to be updated with 800G references and expanded to 32 SuggestedRemedy SuggestedRemedy Update (see 119.2.6.2.2) to (see 119.2.6.2.2 and 172.2.6.2.2) in 45.2.4.15.\* and 45.2.4.16.\* Bring in and update 45.2.4.17 and 45.2.4.18 adding references to Clause 171 and adding Add the extra 16 lanes of amps lock as well as was done for the PCS registers. 16 more registers Proposed Response Response Status W Proposed Response Response Status W PROPOSED ACCEPT. PROPOSED ACCEPT. # 68 Cl 45 SC 45.2.4.19 P 46 L 54 Cl 45 SC 45.2.5.17 P 46 L 54 # 56 Slavick, Jeff Broadcom Slavick, Jeff Broadcom Comment Status D Comment Type T (bucket1) Comment Type T Comment Status D (bucket1) PHY XS symbol error counter registers needs update with 800G references and expanded DTE XS lane mapping registers need to update with 800G references and expanded to 32 to 32 lanes SuggestedRemedy SuggestedRemedy Bring in and update 45.2.4.19 and 45.2.4.20 adding references to 172.3.4 and adding 16 Bring in and update 45.2.5.17 and 45.2.5.18 adding references to Clause 171 and adding more counters 16 more registers Proposed Response Proposed Response Response Status W Response Status W PROPOSED ACCEPT. PROPOSED ACCEPT. C/ 45 SC 45.2.5.4 # 54 Cl 45 P 46 # 57 P 46 L 54 SC 45.2.5.19 L 54 Slavick, Jeff Slavick, Jeff Broadcom Broadcom Comment Type T Comment Status D (bucket1) Comment Type T Comment Status D (bucket1) Need to add 800G capablity register to DTE XS DTE XS symbol error counter registers needs update with 800G references and expanded to 32 lanes SuggestedRemedy SuggestedRemedy Assign a bit in register 5.4 for 800G capable and create a description the same as the Bring in and update 45.2.5.19 and 45.2.5.20 adding references to 172.3.4 and adding 16 400G bit replacing 400G with 800G more counters

Proposed Response

PROPOSED ACCEPT.

Proposed Response

PROPOSED ACCEPT.

Response Status W

Response Status W

 CI 120F
 SC 120F
 P 198
 L 8
 # 174

 Dawe, Piers
 Nvidia

 Comment Type
 E
 Comment Status
 D
 clause name

This project is lengthening this title but a five-line title is too long. If we had  $16 \times 100G$  AUIs it would be even worse.

#### SuggestedRemedy

Name it it the way we name PMD clauses:

Chip-to-chip 100 Gb/s/lane Attachment Unit Interfaces type 100GAUI-1 C2C, 200GAUI-2 C2C, 400GAUI-4 C2C, and 800GAUI-8 C2C

Similarly for 120G

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

The titles are indeed long and can be shortened and clarified.

The suggested remedy introduces the word "Type", which has been used for PHY but not for AUIs. Therefore a slight modification is proposed.

The same form used for PMD clause titles can be used.

Change the title of Annex 120F to:

"Chip-to-chip Attachment Unit Interfaces 100GAUI-1 C2C, 200GAUI-2 C2C, 400GAUI-4 C2C, and 800GAUI-8 C2C"

Change the title of Annex 120G to

"Chip-to-module Attachment Unit Interfaces 100GAUI-1 C2M, 200GAUI-2 C2M, 400GAUI-4 C2M, and 800GAUI-8 C2M"

Change the titles of 120F.5, 120F.5.4, 120G.6, 120G.6.4, the text in 120F.5.1 and 120G.6.1, and the tables in 120F.5.2.1 and 120G.6.2.1, accordingly.

Change any text affected by these title changes with editorial license.

C/ 120F SC 120F.1 P 198 L 25 # 49

Huber, Tom Nokia

Comment Type E Comment Status D (bucket1)

To maintain parallel structure with the rest of the sentence, the new 800G AUI should be introduced as 800Gb/s eight-lane

#### SuggestedRemedy

change "and eight-lane Attachment Unit Interface" to "800 Gb/s eight-lane Attachment Unit Interface"

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

change "and eight-lane" to "and 800 Gb/s eight-lane".

C/ 120F SC 120F.1 P198 L48 # 81

Lusted, Kent Intel Corporation

Comment Type T Comment Status D (bucket1)

Paragraph omits the eight-lane 800GAUI-8.

#### SuggestedRemedy

Replace the second sentence in the 5th paragaph with "Each 100GAUI-1, 200GAUI-2, 400GAUI-4, or 800GAUI-8 C2C data path contains one, two, four, or eight, respectively, differential lanes, which are AC coupled."

Proposed Response Status W

PROPOSED ACCEPT.

C/ 120F SC 120F.1 P198 L 52 # 82

Lusted, Kent Intel Corporation

Comment Type TR Comment Status D (bucket1)

The mapping of the differential voltage level to the PAM4 symbol is missing in Annex 120F. It is also not present in Annex 120F in IEEE Std. 802.3ck-202x. The mapping of the differential voltage level to the PAM4 symbol level is important for interoperability.

#### SuggestedRemedy

Add a new sentence to the 5th paragraph: "The highest differential level corresponds to the symbol three and the lowest level corresponds to the symbol zero."

Proposed Response Status W

#### PROPOSED ACCEPT IN PRINCIPLE.

In the sixth paragraph, change "The C2C transmitter and the receiver use PAM4 signaling" To:

"The C2C transmitter and receiver use PAM4 signaling. The highest differential level corresponds to the tx\_symbol or rx\_symbol value three, and the lowest differential level corresponds to the tx\_symbol or rx\_symbol value zero."

Cl 120F SC 120F.1 P199 L9 # 175

Dawe, Piers Nvidia

Comment Type E Comment Status D precoding (CC)

120.5.7.2 doesn't address precoding in C2C

## SuggestedRemedy

Delete the reference here or change 120.5.7.2

Proposed Response Status W

#### PROPOSED ACCEPT IN PRINCIPLE.

It appears that 120.5.7.2 was not updated to include support for 100GBASE-1, 200GAUI-2, and 400GAUI-4. The sublause needs to be updated to support optional precoding on all inputs and outputs including control registers.

An editorial presentation will be provided showing the proposed changes.

TYPE: TR/technical required ER/editorial required GR/general required T/technical E/editorial G/general COMMENT STATUS: D/dispatched A/accepted R/rejected RESPONSE STATUS: O/open W/written C/closed Z/withdrawn SORT ORDER: Clause, Subclause, page, line

C/ 120F SC 120F.1 Page 12 of 44

2022-11-28 1:46:57 PM

rate range

(bucket1)

C/ 120F SC 120F.3.1 P 201 L 10 # 50 Huber, Tom Nokia

The inserted text is more complex than is necessary.

SuggestedRemedy

Comment Type

Change "800GAUI-8 C2C or for 100GAUI-1, 200GAUI-2, or 400GAUI-4 C2C with" to "100GAUI-1, 200GAUI-2, 400GAUI-4, or 800GAUI-8 C2C"

Comment Status D

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Ε

The text intentionally distinguishes between 800GAUI-8, for which the range is always +/-50 PPM, and the other interfaces, for which it is conditional.

Therefore, the suggested remedy would not be correct. However, the text can be clarified.

In Table 120F-1 change the first sentence in footnote a to the following: "For 100GAUI-1, 200GAUI-2, or 400GAUI-4 C2C with a PMA in the same package as the PCS sublayer or for any 800GAUI-8 C2C."

In Table 120G-1 change the first sentence in footnote a to the following: "For 100GAUI-1, 200GAUI-2, or 400GAUI-4 C2M with a PMA in the same package as the PCS sublaver or for any 800GAUI-8 C2M."

Resolve along with comment #140.

Ε

C/ 120G SC 120G.1 P 204 L 44 # 176 Dawe, Piers Nvidia

Comment Type Comment Status D

Each 100GAUI-1, 200GAUI-2, 400GAUI-4 C2M, \*and\* 800GAUI-8 C2M data path contains

one, two, four, \*or\* eight differential lanes

SuggestedRemedy

Change and to or

Proposed Response Response Status W

PROPOSED ACCEPT.

C/ 120G SC 120G.2 P 207 **L8** # 177 Dawe, Piers Nvidia Comment Status D Comment Type Ε test points

As dealing with larger numbers of lanes in compliance boards is an engineering issue... And by the way, it might have been helpful to show that these are differential.

SuggestedRemedy

It would help to add the short diagonal lines showing n lanes. Also Figure 120G-4

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

The test points are separate for each lane.

However, the clarity of the figure may be improved.

Add the label "(one per lane)" below TP1a and TP4a in Figure 120G-3, and below TP1 and TP4 in Figure 120G-4.

In the second and third paragraphs of 120G.2, change "the location of compliance points" to "the location of compliance points for each lane".

C/ 120G SC 120G.3.2.1 P 209 L 21 # 87

Opsasnick, Eugene Broadcom

Comment Type ER Comment Status D (bucket1)

In Table 120G-4, four instances of "800GAUI-4" in last two rows of the table should likely be "800GAUI-8"

SuggestedRemedy

Replace "800GAUI-4" with "800GAUI-8"

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Change 800GAUI-4 to 800GAUI-8 in the bottom two rows of the table (4 instances).

C/ 124 SC 124 P 59 L 36 # 123 C/ 124 SC 124.1 P 61 L 36 # 38 Dawe, Piers Nvidia Huber, Tom Nokia Comment Status D Comment Status D Comment Type Т objectives Comment Type E (bucket1) Wondering if we want 200GBASE-DR2 and 200GBASE-DR2-2. Will people connect Since there are only two items in the list, they should be separated with and rather than a 200G-class servers with copper or MMF only until 200GBASE-DR1 is cheaper or they move on to 400G-class servers? SuggestedRemedy SuggestedRemedy Change "400GBASE-DR4, 400GBASE-DR4-2" to "400GBASE-DR4 and 400GBASE-DR4-If people will want to connect 200G-class servers with SMF, perhaps to a CPO switch, before 200GBASE-DR1 is cheaper, then it will happen. If it will happen, it would be best to Proposed Response Response Status W include it so that it gets official code points. PROPOSED ACCEPT. Proposed Response Response Status W PROPOSED REJECT. P 62 C/ 124 SC 124.2 L 13 # 125 Dawe, Piers Nvidia The comment is proposing the addition of two PMD types for which no objectives have Comment Status D been adopted and thus is out of scope for this draft. Comment Type (bucket1) six paragraphs 124.2 C/ 124 SC 124.1 P 59 L 24 # 37 SuggestedRemedy Huber, Tom Nokia six paragraphs in 124.2 Comment Type T Comment Status D (bucket1) Proposed Response Response Status W Table 124-1 was modified by 802.3ck-2022 PROPOSED ACCEPT IN PRINCIPLE. SuggestedRemedy Change the instruction to: Change the editing instruction to add "(as modified by IEEE 802.3ck-2022)", and insert the "Change the first six paragraphs in 124.2 as follows:" rows for Annexes 120F and 120G into the table. C/ 124 SC 124.2 P 62 L 16 # 95 Proposed Response Response Status W Nicholl, Gary Cisco Systems PROPOSED ACCEPT IN PRINCIPLE. Implement proposed remedy with editorial license Comment Type ER Comment Status D (bucket1) The space after "these" should be underlined. SC 124.1 C/ 124 P 61 L 36 # 124 SuggestedRemedy Dawe, Piers Nvidia Underline the space after "these" Comment Type Ε Comment Status D (bucket1) Proposed Response Response Status W 400GBASE-DR4, 400GBASE-DR4-2

PROPOSED ACCEPT.

SuggestedRemedy

Proposed Response

400GBASE-DR4 and 400GBASE-DR4-2

PROPOSED ACCEPT IN PRINCIPLE.
Resolve using the response to comment #38.

Response Status W

C/ 124

SC 124.3.1

PROPOSED ACCEPT.

C/ 124 SC 124.2 P 62 L 29 # 96 Nicholl, Gary Cisco Systems Comment Status D Comment Type ER (bucket1) The space after "have" should be underlined SuggestedRemedy Underline the space after "have" Proposed Response Response Status W PROPOSED ACCEPT. C/ 124 SC 124.2 P 62 L 40 # 126 Dawe, Piers Nvidia Comment Type TR Comment Status D PCSL interleaving (CC)

The unlikely case of defective transition density is far more significant than the very modest difference between 2-way and 4-way RS-FEC interleaving. If we are going to break precedent and abandon unrestricted bit-multiplexing, transition density is the first thing to get right, always. With 100G AUI lanes, the Tx silicon can ensure the problem doesn't happen, and we are not mandating 50G/lane AUIs for 800G. We have had some years after this problem was discovered before 800G designs, so it should not be happening now. Let's say so.

## SuggestedRemedy

Change "See NOTE at the end of 120.5.2 concerning the transition density of lanes operating at this nominal signaling rate." to "For 400GBASE-DR4 and 400GBASE-DR4-2, see NOTE at the end of 120.5.2 concerning the transition density of lanes operating at this nominal signaling rate. For 800GBASE-DR8 and 800GBASE-DR8-2, see 173.4.2." Similarly in 124.7.2.

In 173.4.2, say that unlike in 120, it is the transmit side PCS and PMA's responsibility to avoid the defective transition density, and give some recommendations. See other comments.

Proposed Response Status W

PROPOSED REJECT.

Resolve using the response to comment #167.

He, Xiang Huawei Comment Type ER Comment Status D (bucket1) Looks like a typo. "16834 bit times" should be "16384 bit times" SuggestedRemedy Change 16834 to 16384. Proposed Response Response Status W PROPOSED ACCEPT. C/ 124 SC 124.5.1 P 65 L 13 Nicholl, Garv Cisco Systems Comment Type ER Comment Status D (bucket1) Missing editing instruction to update the title of Figure 124-2 from "Block diagram for 400GBASE-DR4 transmit/receive paths" to "Block diagram for 400GBASE-DR4 or 400GBASE-DR4-2 transmit/receive paths" SugaestedRemedy Change the title of Figure 124-2 "Block diagram for 400GBASE-DR4 transmit/receive paths" "Block diagram for 400GBASE-DR4 or 400GBASE-DR4-2 transmit/receive paths" Proposed Response Response Status W PROPOSED ACCEPT. C/ 124 SC 124.5.4 P 65 L 49 Nicholl, Gary Cisco Systems Comment Type ER Comment Status D (bucket1) Missing comma after "400GBASE-DR4-2" SuggestedRemedy Add missing comma after " 400GBASE-DR4-2" Proposed Response Response Status W

P 63

L 13

# 89

Cl 124 SC 124.7.1 P68 L44 # 99

Nicholl, Gary Cisco Systems

Comment Type TR Comment Status D table format

Table 124-6. The row for "Outer Optical Modulation Amplitude (OMAouter), each lane (min)b" for 400GBASE-DR4 is different from what we did for 100GBASE-DR in Table 140-6 in 3cu. I am not sure it is correct to add "for TDECQ < 3.4 dB" as the value of OMA (min) is dependent on the value of TDECQ and is not flat accross the board at "-0.8dBm"

## SuggestedRemedy

I would suggest using the same fomat for 400GBASE-DR4 that was used for 100GBASE-DR in Table 140-6 of 802.3cu.

Proposed Response Status W

PROPOSED REJECT.

The format commented to is not broken. It was considered an improvement to the format for 100GBASE-DR.

C/ 124 SC 124.7.1 P68 L47 # 100

Nicholl, Gary Cisco Systems

Comment Type TR Comment Status D (bucket1)

Table 124-6. The row "Launch power in OMAouter minus TDECQ, each lane (min)" only applies to 400GBASE-DR4 and not to 800GBASE-DR8.

#### SuggestedRemedy

Correct this row in accordance with the comment to indicate that is row only applies to 400GBASE-DR\$ and not to 800GBASE-DR8. It should look more like the "TDECQ – 10log10(Ceq)c (max)" row on line 52.

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Implement proposed remedy with editorial license.

C/ 124 SC 124.7.1 P69 L15 # 101

Nicholl, Gary Cisco Systems

Comment Type ER Comment Status D (bucket1)

Table 124-6. Why are the rows "Transmitter overshoot and undershoot (max)", Transmitter power excursion (max) and "Transmitter transition time (max)" all in itallic?

#### SuggestedRemedy

Change the font of the text in the rows mentioned in the comment to standard table text font.

Proposed Response Response Status W

PROPOSED ACCEPT.

Cl 124 SC 124.7.1 P 69 L 29 # 102

Nicholl, Gary Cisco Systems

Comment Type TR Comment Status D (bucket1)

Table 124-6. Footnote "b" only applies to 400GBASE-DR4

#### SuggestedRemedy

Update footnote b to make it clear this footnote only applies to 400GBASE-DR4 (see what was done in Table 140-6 in 3cu as an example).

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Implement proposed remedy with editorial license.

Cl 124 SC 124.7.2 P70 L 36 # 127

Dawe, Piers Nvidia

Comment Type TR Comment Status D

PCSL interleaving (CC)

The unlikely case of defective transition density is far more significant than the very modest difference between 2-way and 4-way RS-FEC interleaving and we have the opportunity now to exclude it for 800G PMDs (see another comment).

## SuggestedRemedy

As elsewhere: change "See NOTE at the end of 120.5.2 concerning the transition density of lanes operating at this nominal signaling rate." to "For 400GBASE-DR4 and 400GBASE-DR4-2, see NOTE at the end of 120.5.2 concerning the transition density of lanes operating at this nominal signaling rate. For 800GBASE-DR8 and 800GBASE-DR8-2, see 173.4.2."

In 173.4.2, say that unlike in 120, it is the transmit side PCS and PMA's responsibility to avoid the defective transition density, and give some recommendations.

Proposed Response Status W

PROPOSED REJECT.

Resolve using the response to comment #167.

SuggestedRemedy

Proposed Response

Replace "800GBASE-DR4" with "800GBASE-DR8".

PROPOSED ACCEPT IN PRINCIPLE.
Resolve using the response to comment #13.

Response Status W

C/ 124 SC 124.7.2 P 71 L 29 # 103 Nicholl, Gary Cisco Systems Comment Type Comment Status D TR table format Table 124-7. The row "Receiver sensitivity (OMAouter), each lane (max)" for 400GBASE-DR4 is different than what was done for 100GBASE-DR in Table 140-7 in 3cu, and I am not sur eit is technically correct. SuggestedRemedy Remove "for TDECQ < 3.4 dB" for the row for 400GBASE-DR4, to follow the same format that was used for 100GBASE-DR in Table 140-7 in 802.3cu. Proposed Response Response Status W PROPOSED REJECT. The format commented to is not broken. It was considered an improvement to the format for 100GBASE-DR C/ 124 P 71 SC 124.7.2 L 30 # 128 Dawe, Piers Nvidia Comment Type Ε Comment Status D **TECQ TDECQ** SuggestedRemedy SECQ (as in 124.8.9.1), three times Proposed Response Response Status W PROPOSED ACCEPT IN PRINCIPLE. For parameter, Receiver sensitivity (OMAouter), each lane (max), change first occurrence of TDECQ to SECQ and 2 further occurances to TECQ. C/ 124 P72 L 40 # 104 SC 124.7.3 Nicholl, Garv Cisco Systems Comment Type ER Comment Status D (bucket1) The comma after "400GBASE-DR4" should be underlined. SuggestedRemedy Underline the comma after "400GBASE-DR4". Proposed Response Response Status W

PROPOSED ACCEPT.

C/ 124 SC 124.8.1 P 75 L4 # 129 Dawe, Piers Nvidia Comment Type Comment Status D test pattern (CC) 800G scrambled idle isn't in 119.2.4.9: different rate, different PCS. See another comment. SuggestedRemedy In Table 124-9, after 119.2.4.9, add "or 172.2.4.9" Proposed Response Response Status W PROPOSED ACCEPT IN PRINCIPLE. Implement suggested remedy with editorial license C/ 124 SC 124.8.5 P 76 L 5 # 130 Dawe, Piers Nvidia Comment Type E Comment Status D TX test This says "The 400GBASE-DR4-2 or 800GBASE-DR8-2 transmitter is tested using an optical channel that meets the requirements for 100GBASE-FR1 in 140.7.5.2" but these PMDs have an optical return loss tolerance of 21.4 while 100GBASE-FR1 uses an optical return loss of 17.1 dB. The cable plant is different (array connectors are angled). SuggestedRemedy Change The 400GBASE-DR4-2 or 800GBASE-DR8-2 transmitter is tested using an optical channel that meets the requirements for 100GBASE-FR1 in 140.7.5.2. The 400GBASE-DR4-2 or 800GBASE-DR8-2 transmitter is tested using an optical channel with dispersion and insertion loss as for 100GBASE-FR1 in 140.7.5.2, and optical return loss at the maximum for optical return loss tolerance in Table 124-6. Proposed Response Response Status W PROPOSED ACCEPT IN PRINCIPLE. Implement suggested remedy with editorial license. C/ 124 SC 124.8.5a P 76 L 15 # 88 Opsasnick, Eugene Broadcom Comment Type ER Comment Status D (bucket1) In second line of paragraph, "800GBASE-DR4" should probably be "...-DR8". Same text appears on line 25 in 124.8.5b, and on page 77, line 29, section 124.8.9.2.

C/ 124 SC 124.8.5a P 76 L 16 # 13 C/ 124 SC 124.11.2.2 P 79 L 43 # 133 Dudek, Mike Marvell Dawe, Piers Nvidia Comment Status D Comment Status D Comment Type Т (bucket1) Comment Type E reflections 800GBASE-DR4 is not part of this specification It seems odd that the table of discrete reflectances above 55 dB for 800GBASE-DR8 in the baseline is not the same as the existing table for 400GBASE-DR4, but it is the same as SuggestedRemedy 400GBASE-DR4-2 and 800GBASE-DR8-2. Change to 800GBASE-DR8 Also on line 25 and page 77 line 29 SuggestedRemedy Proposed Response Response Status W Reconcile the tables for 400GBASE-DR4 and 800GBASE-DR8 PROPOSED ACCEPT IN PRINCIPLE. Proposed Response Response Status W Change 800GBASE-DR4 to 800GBASE-DR8 PROPOSED ACCEPT IN PRINCIPLE. C/ 124 SC 124.11.1 P 79 L 20 # 131 Resolve using the response to comment #132. Dawe, Piers Nvidia C/ 124 SC 124.11.2.2 P 79 L 43 # 132 Comment Type Comment Status D reflections Dawe. Piers Nvidia These fiber optic cabling characteristics for 400GBASE-DR4-2 and 800GBASE-DR8-2 are Comment Type T Comment Status D reflections not in the baseline, but are the same as for 100GBASE-FR1. The optical return loss should not follow FR1, as the optical return loss tolerance is significantly different and the Part of the baselines is missing. Both baselines have a table of discrete reflectances above 55 dB table of discrete reflectances is different. SuggestedRemedy SuggestedRemedy Add this (these) as a new column(s) in Table 124-9 Adjust the optical return loss as necessary to be consistent with the adopted optical return loss tolerance and table of discrete reflectances. Proposed Response Response Status W Proposed Response Response Status W PROPOSED ACCEPT IN PRINCIPLE. PROPOSED ACCEPT IN PRINCIPLE. A presentation will be provided for task force discussion. Resolve using the response to comment #132. C/ 124 SC 124.11.3.1 P 80 L 34 # 14 C/ 124 SC 124.11.1 P 79 L 20 # 105 Dudek, Mike Marvell Nicholl, Gary Cisco Systems Comment Type T Comment Status D (bucket1) Comment Status D Comment Type T reflections The optical lane assignments are wrong in figure 124-6. Table 124.11. Why would the optical return loss be any different between DR4/DR8 and SuggestedRemedy DR4-2/DR8-2 ? Don't they both use the same MPO connector. The value of 25dB for DR4-Change them to match Figure 124-6 in the base document. 2/DR8-2 appears to have been copied over from 100GBASE-FR1 in 802.3cu, but isn't FR1 using a different optical connector (LC versus MPO). Proposed Response Response Status W SuggestedRemedy PROPOSED ACCEPT IN PRINCIPLE. This is more of a question for clarification. Figure was intended to be the same as in in-force figure. Probably formatting problem.

Check and update figure with editorial license

Response Status W

Proposed Response

PROPOSED ACCEPT IN PRINCIPLE.
Resolve using the response to comment #132.

C/ 124

SC 124.11.3.1

C/ 124 SC 124.11.3.1.1 P 80 L 32 # 94 Wang, Haojie China Mobile ER Comment Status D Comment Type (bucket1) The positions of "Rx" in figure 124-6 is inconsistent with the text at line 27, which is depicted as the right-most four positions. SuggestedRemedy Plot the four "Rx" at the right-most four positions. Proposed Response Response Status W PROPOSED ACCEPT IN PRINCIPLE. Resolve using the response to comment #14. C/ 124 SC 124.11.3.1.1 P 80 L 32 # 26 Bruckman, Leon Huawei Comment Type E Comment Status D (bucket1) In figure 124-6 the labels are all squeezed together SuggestedRemedy Spread the TX/RX labels to the right position Proposed Response Response Status W PROPOSED ACCEPT IN PRINCIPLE. Resolve using the response to comment #14 C/ 124 SC 124.11.3.1.1 P 80 L 33 Dawe, Piers Nvidia Comment Type Ε Comment Status D (bucket1) TxTxTxTxRxRxRxRx SuggestedRemedy Should look like the base doc Proposed Response Response Status W PROPOSED ACCEPT IN PRINCIPLE.

Resolve using the response to comment #14.

C/ 124 SC 124.11.3.1.1 P 80 L 38 # 106 Nicholl, Gary Cisco Systems Comment Type TR Comment Status D (bucket1) Figure 124-6 indicates a different lane assignment for 400GBASE-DR4 than is in Clause 124 of the published version of the 802.3 standard. This would appear to make 400GBASE-DR4 incompatible with the current published standard. SuggestedRemedy Change the lane assignment in Figure 124-6 in 802.3df D1.0 to match the lane assignment in Figure 124-6 of "P802.3 D3p2". Proposed Response Response Status W PROPOSED ACCEPT IN PRINCIPLE. Resolve using the response to comment #14. C/ 124 SC 124.11.3.1.2 P 80 L 47 # 135 Dawe, Piers Nvidia Comment Type TR Comment Status D fiber connector (CC) This says to use a single-row 16-fiber interface. But this is not in welch\_3df\_01a\_220222, and 8 x100G SMF modules already exist with 2 x 12-way angled connectors. SuggestedRemedy Change to 2 x 12-way angled connectors.

Response Status W

Proposed Response

PROPOSED ACCEPT IN PRINCIPLE.

Members of the task force have indicated that only 16-fiber connectors are being used and the connectors are angled. The editor's note states that this addition connection information was added by the editorial team for completeness.

In 124.11.3.3 replace the second paragraph with:

"The MDI adapter or receptacle shall meet the dimensional specifications for interface 7-4-7: MPO adaptor interface - Opposed keyway configuration or interface 7-4-9: MPO active device receptacle, angled interface for 16 fibers, as defined in IEC 61754-7-4. The plug terminating the optical fiber cabling shall meet the dimensional specifications of interface 7-4-1: MPO female plug, down-angled interface for 16 fibers. The MPO-16 female plug connector and MDI are structurally similar to those depicted in Figure 124-7, but with an angled end facet. 16 fibers, an offset keyway, and different pin diameters and locations." Implement with editorial license.

C/ 124 SC 124.11.3.1.2 P 80 L 50 # 136 C/ 162 SC 162.1 P 85 **L8** # 39 Dawe, Piers Nvidia Huber, Tom Nokia Comment Status D Comment Status D Comment Type Ε fiber connector (CC) Comment Type (bucket1) "The transmit optical lanes occupy the leftmost eight positions. The receive optical lanes Elsewhere in the clause (e.g. in 162.4), 800GAUI-n is used, which seems desirable since it occupy the rightmost eight positions": as there are only 12 positions, "most" is not really will be more future-proof toward the 200G/lane AUI that will be added. applicable. SuggestedRemedy SuggestedRemedy Change 800GAUI-8 to 800GAUI-n. Change to "The transmit optical lanes occupy the eight positions on the left. The receive Proposed Response Response Status W optical lanes occupy the eight positions on the right. PROPOSED ACCEPT. Proposed Response Response Status W PROPOSED REJECT. C/ 162 SC 162.7 P 89 L 24 The proposed changes do not improve the accuracy or clarity of the draft. There are 16 Intel Corporation Lusted, Kent positions. Comment Type E Comment Status D (bucket1) C/ 124 P 81 SC 124.11.3.3 L 29 # 15 With the addition of new sub-note "a", the rest of the sub-notes from the table 162-5 in P802.3ck are re-indexed. (i.e. 'a' becomes 'b', 'b' becomes 'c'). However, the new notes 'b' Dudek, Mike Marvell and 'c' do not have the relevant strikeout text Comment Type Ε Comment Status D (bucket1) SugaestedRemedy Should be plural Correct as necessary SuggestedRemedy Proposed Response Response Status W Change "800GBASE-DR8 and 800GBASE-DR8-2 has" to "800GBASE-DR8 and PROPOSED ACCEPT IN PRINCIPLE. 800GBASE-DR8-2 have" Table footnote are numbered automatically in FrameMaker and cannot be struck out. Change the editorial instruction from Proposed Response Response Status W "Change Table 162-5, Table 162-6, and Table 162-7 as follows:" PROPOSED ACCEPT. "Change Table 162-5. Table 162-6, and Table 162-7, including footnotes, as follows:" C/ 162 SC 162.1 P 84 L 35 # 73 C/ 162 SC 162.7 P 89 L 49 Lusted, Kent Intel Corporation Lusted, Kent Intel Corporation Comment Type TR Comment Status D (bucket1) Comment Type E Comment Status D (bucket1) In Table 162-3a, the rightmost column heading is incorrect as the table refers to 800GBASE-CR8. With the addition of new sub-note "a", the rest of the sub-notes from the table 162-6 in P802.3ck are re-indexed. (i.e. 'a' becomes 'b', 'b' becomes 'c'). However, the new notes 'b' SuggestedRemedy and 'c' do not have the relevant strikeout text Change rightmost column heading to "800GBASE-CR8" SuggestedRemedy Proposed Response Response Status W Correct as necessary PROPOSED ACCEPT. Proposed Response Response Status W PROPOSED ACCEPT IN PRINCIPLE. Resolve using the response to comment #74.

C/ 162 SC 162.8.1 P91 L22 # 84

Opsasnick, Eugene Broadcom

(bucket1)

PRBS seed

At top-middle of Figure 162-2, the added text reads "800GBASE-CR4 8x", but "-CR4" should probably be "-CR8".

Comment Status D

SuggestedRemedy

Comment Type

Replace "800GBASE-CR4 8x" with "800GBASE-CR8 8x".

Proposed Response Response Status W

PROPOSED ACCEPT.

C/ 162 SC 162.8.11.1 P92 L8 # 137

Dawe, Piers Nvidia

Comment Type T Comment Status D PRBS seed

the state of the PRBS generator shall be set to a value in the variable - eh? If the variable is a 13-bit seed, it contains 0s and 1s.

SuggestedRemedy

Rewrite for clarity

Proposed Response Status W

PROPOSED REJECT.

The text referred to by the comment is based on existing text in clause 136: "At the start of the training pattern, the state of the PRBS generator shall be set to the value seed\_i". This text provides sufficient information for correct implementation the PMD control function. The suggested remedy does not provide sufficient detail to implement.

C/ 162 SC 162.8.11.1 P 92 L 9 # 138

Dawe, Piers Nvidia

Comment Type T Comment Status D

The variable seed\_i is not defined. 136.8.11.1.3 says "The default value of seed\_i shall be the value given in Table 136-8 for p = I," but neither p nor Table 136-8 apply here. Maybe they should?

SuggestedRemedy

If the seed bits in Table 162-10a are the defaults for seed i, say so.

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

In the third paragraph of 162.8.11.1, change "the default seed for each lane" to "the default value of seed i for each lane i".

In Table 162-10a, change the heading of the fourth column from "Default seed bits" to "Default seed i".

 CI 162
 SC 162.8.11.1
 P 92
 L 29
 # 139

 Dawe, Piers
 Nvidia

 Comment Type
 TR
 Comment Status
 D
 PRBS seed

Dedault seeds 4 to 7 are different to seeds 0 to 3, contrary to the ETC 800G spec. No implementation can follow the ETC spec AND this draft (because the default seeds differ) but there is no benefit in the difference.

We have written generations of PMD and AUI clauses that use the same pattern on multiple lanes, but they should be skewed, e.g. 120G.3.2.2: "For the case where PRBS13Q or PRBS31Q are used with a common clock, there is at least 31 UI delay between the patterns on one lane and any other lane, so that the symbols on each lane are not correlated." The training frame is 98.3% PRBS13Q. In principle, one could incur the risk warned against with a lane carrying "identifier\_i" = 0 and an adjacent lane carrying "identifier\_i" = 4, with an unlucky timing offset between lanes. As "The PMD shall implement one instance of the PMD control function described in 136.8.11 for each lane", the state machine for each lane can be started and restarted asynchronous to adjacent lanes, so starting the training pattern with a different seed won't solve the issue.

#### SuggestedRemedy

- 1. Make the default seeds in Table 162-10a the same as in the ETC spec (seeds 4 to 7 are the same as seeds 0 to 3).
- 2. ETC say "it is recommended to ensure that physically adjacent lanes do not use the same polynomial". Recommend this.
- 4. Also, point out that significant correlation between any lanes can be avoided by a combination of seed and timing offset. Leave it to the implementer to choose how to do this.

Proposed Response Response Status W

PROPOSED REJECT.

Aligning an IEEE standard with a previously published document may be preferable where possible, but it is not always done.

The default seed values were explicitly set by the adopted baseline proposal https://www.ieee802.org/3/df/public/22\_09/lusted\_3df\_01a\_2209.pdf, which included a detailed description, and was approved by unanimous consent.

The seed values are not normative, and using non-default values is permitted, so there is no compliance concern.

The content of item 2 and 4 of the suggested remedy is covered by text in 45.2.1.168 ("should" is a recommendation).

Resolve with #122.

Cl 162 SC 162.9.4 P 93 L 17 # 140

Dawe, Piers Nvidia

Comment Type E Comment Status D rate range

"For an 800GBASE-CR8 PMD or for a 100GBASE-CR1, 200GBASE-CR2, or 400GBASE-CR4 PMD in the same package as the PCS sublayer": it's very easy to misunderstand this.

SuggestedRemedy

At least put a comma after "CR8 PMD". Also in 163.9.2.

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

The text intentionally distinguishes between 800GAUI-8, for which the range is always +/-50 PPM, and the other interfaces, for which it is conditional.

Therefore the suggested remedy would not be correct. However, the text can be clarified.

In Table 162-11 change the first sentence in footnote a to the following: "For 100GBASE-CR1, 200GBASE-CR2, or 400GBASE-CR4 PMD with a PMA in the same package as the PCS sublayer or for any 800GBASE-CR8 PMD."

In Table 163-5 change the first sentence in footnote a to the following: "For 100GBASE-KR1, 200GBASE-KR2, or 400GBASE-KR4 PMD with a PMA in the same package as the PCS sublayer or for any 800GBASE-KR8 PMD."

Resolve with comment #50.

 CI 162
 SC 162.9.5
 P 93
 L 36
 # 141

 Dawe, Piers
 Nvidia

 Comment Type
 E
 Comment Status
 D
 (bucket1)

This text is an informative NOTE in the standard in force, as below. While I can see the reason to make it normative for the transmitter, for the receiver this information about transmitter behavoiur is explanation, not something the receiver does.

SuggestedRemedy

Change it from a normative table footnote to an informative table note. Similarly for 163.9.3.

Proposed Response Response Status W
PROPOSED ACCEPT.

Cl 162 SC 162.11 P 94 L 51 # 20

Dudek, Mike Marvell

Comment Type E Comment Status D (bucket1)

There are 4 cable assembly types

SuggestedRemedy

Change "three" to "four"

Proposed Response Response Status W
PROPOSED ACCEPT.

Cl 162 SC 162.13 P96 L4 # 77

Lusted, Kent Intel Corporation

In P802.3ck, Clause 162.13 is the environmental specifications and Clause 162.14 is the PICS. The 162.13 sub clause is missing from the draft and creates an issue where the PICs became sub clause 162.13.

SuggestedRemedy

Comment Type TR

Fix editing instruction on p96. line 1 to reference the heading of 162.14

Comment Status D

Correct the sub clause number for the PICS to 162.14 in the title and the sub clauses.

Update all editing instructions as required.

Implement with editorial license

Proposed Response Response Status W
PROPOSED ACCEPT.

(bucket1)

C/ 162 SC 162.13 P 105 L4 # 79 C/ 162B SC 162B P 215 L 11 # 83 Lusted, Kent Intel Corporation Lusted, Kent Intel Corporation Comment Type Comment Status D Comment Type Comment Status D (bucket1) TR Withdrawn In P802.3ck, Clause 163.13 is the environmental specifications and Clause 163.14 is the The title of Annex 162B is missing "C2M" after the 800GAUI-8 entry. PICS. The 163.13 sub clause is missing from the draft and creates an issue where the SuggestedRemedy PICs became sub clause 163.13. Add "C2M" after 800GAUI-8 SuggestedRemedy Proposed Response Response Status W Fix editing instruction on p105, line 1 to reference the heading of 163.14 PROPOSED ACCEPT. Correct the sub clause number for the PICS to 163.14 in the title and the sub clauses. C/ 163 SC 163.3 P 100 L 27 Update all editing instructions as required. Intel Corporation Lusted, Kent Implement with editorial license Comment Type TR Comment Status D (bucket1) Text references "CR" PMD types in the PMD service interfaces for Clause 163, which is for Proposed Response Response Status Z backplanes. PROPOSED REJECT. SuggestedRemedy This comment was WITHDRAWN by the commenter. Change "100GBASE-CR1, 200GBASE-CR2, 400GBASE-CR4" to "100GBASE-KR1, 200GBASE-KR2, and 400GBASE-KR4" C/ 162 SC 162.13.3 P 97 L 21 # 76 Proposed Response Response Status W Lusted, Kent Intel Corporation PROPOSED ACCEPT IN PRINCIPLE. Comment Type TR Comment Status D (bucket1) The text states that the KR\* service interfaces are identical to those of CR\*. The addition of Row entry for PMA800 has incorrect status value of "CR4:M". It should be "CR8:M" "KR8" was erroneous. Resolve using the response to comment #22. SuggestedRemedy SC 163.3 Change to "CR8:M" C/ 163 P 100 L 27 # 85 Proposed Response Response Status W Opsasnick, Eugene Broadcom PROPOSED ACCEPT. Comment Type ER Comment Status D (bucket1) At end of first line of paragraph, 800GBASE-KR4 (wraps to line 28), "-KR4" should C/ 162B SC 162B P 215 L 11 # 51 probably be "-KR8" Huber, Tom Nokia SuggestedRemedy Comment Type E Comment Status D (bucket1) Replace "800GBASE-KR4" with "800GBASE-KR8" and use non-breaking hyphen. The title is missing 'C2M' for 800GAUI-8 Proposed Response Response Status W SuggestedRemedy PROPOSED ACCEPT. Add 'C2M' to the end of the title

Response Status W

Proposed Response

PROPOSED ACCEPT.

| C/ 163 SC 163.3                              | P 100                                          | L <b>28</b> | # 21      |
|----------------------------------------------|------------------------------------------------|-------------|-----------|
| Dudek, Mike                                  | Marvell                                        |             |           |
| Comment Type T                               | Comment Status D                               |             | (bucket1) |
| Should be 800GASE-KF                         | R8 not KR4                                     |             |           |
| SuggestedRemedy fix it.                      |                                                |             |           |
| Proposed Response                            | Response Status W                              |             |           |
| PROPOSED ACCEPT.                             |                                                |             |           |
| C/ 163 SC 163.3                              | P 100                                          | L <b>29</b> | # 22      |
| Dudek, Mike                                  | Marvell                                        |             |           |
| Comment Type T                               | Comment Status D                               |             | (bucket1) |
| should be 800GBASE-C                         | R8 not KR8                                     |             |           |
| SuggestedRemedy                              |                                                |             |           |
| Change it.                                   |                                                |             |           |
| Proposed Response PROPOSED ACCEPT.           | Response Status W                              |             |           |
| PROPOSED ACCEPT.                             |                                                |             |           |
| C/ 167 SC 167.2                              | P 110                                          | L <b>23</b> | # 23      |
| Dudek, Mike                                  | Marvell                                        |             |           |
| Comment Type <b>E</b>                        | Comment Status D                               |             | (bucket1) |
| "have" should be "has"                       | ("or" makes it singular)                       |             |           |
| SuggestedRemedy change it.                   |                                                |             |           |
| Proposed Response                            | Response Status W                              |             |           |
| PROPOSED ACCEPT II<br>Replace "PMD have eigl | ,<br>N PRINCIPLE.<br>ht" with "PMD has eight". |             |           |

| C/ 167                                                                                 | SC 1 | 167.5.1 | P <b>11</b> 1  | L 7 | # 142     |
|----------------------------------------------------------------------------------------|------|---------|----------------|-----|-----------|
| Dawe, Piers                                                                            | ;    |         | Nvidia         |     |           |
| Comment Ty                                                                             | /pe  | E       | Comment Status | ס   | (bucket1) |
| Strange to talk about 800G before 100G and 200G: not the usual order (slow MAC to fast |      |         |                |     |           |

# MAC). SuggestedRemedy

The block diagrams for 100GBASE-VR1 and 100GBASE-SR1 are equivalent to Figure 167-2, but for one lane per direction. The block diagrams for 200GBASE-VR2 and 200GBASE-SR2 are equivalent to Figure 167-2, but for two lanes per direction. The block diagrams for 800GBASE-VR8 and 800GBASE-SR8 are equivalent to Figure 167-2, but for eight lanes per direction.

or

The block diagrams for 100GBASE-VR1 and 100GBASE-SR1, for 200GBASE-VR2 and 200GBASE-SR2, and for 800GBASE-VR8 and 800GBASE-SR8 are equivalent to Figure 167-2, but for one, two and eight lanes per direction respectively.

## Proposed Response Status W

#### PROPOSED ACCEPT IN PRINCIPLE.

Change editing instruction to "Replace the first paragraph in 167.5.1 with the following:" with the text "The PMD block diagram for 400GBASE-VR4 or 400GBASE-SR4 is shown in Figure 167–2. The block diagrams for 100GBASE-VR1 and 100GBASE-SR1 are equivalent to Figure 167-2, but for one lane per direction. The block diagrams for 200GBASE-VR2 and 200GBASE-SR2 are equivalent to Figure 167-2, but for two lanes per direction. The block diagrams for 800GBASE-VR8 and 800GBASE-SR8 are equivalent to Figure 167-2, but for eight lanes per direction."

| C/ 167     | SC 167.7.1                    | P114                             | L 10            | # [192                |
|------------|-------------------------------|----------------------------------|-----------------|-----------------------|
| Nicholl, G | Sary                          | Cisco Systems                    | S               |                       |
| Comment    | Type <b>E</b>                 | Comment Status D                 |                 | (bucket1)             |
|            | 167-7. The ord in Clause 124. | er of the PMDs in the 'Signaling | rate" row is di | fferent from what was |

#### SuggestedRemedy

Proposing to reorder the data in this row to put the lower speed and lower lane count PMDs first, i.e.

"Other PMDs"

"800GBASE-VR8, 800GBASE-SR8 PMDs"

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Change the order and associated parameters as proposed.

C/ 167 SC 167.7.2 P 115 L 12 # 193 C/ 167 SC 167.8.6 P 118 L 9 Nicholl, Gary Cisco Systems Dawe, Piers Nvidia Comment Type Comment Status D Ε (bucket1) Comment Type E Comment Status D Table 167-8. The order of the PMDs in the 'Signaling rate" row is different from what was Font problem done in Clause 124. SuggestedRemedy SuggestedRemedy Proposing to reorder the data in this row to put the lower speed and lower lane count Proposed Response Response Status W PMDs first, i.e. "Other PMDs" PROPOSED ACCEPT IN PRINCIPLE. "800GBASE-VR8, 800GBASE-SR8 PMDs" Resolve using the response to comment #194. Proposed Response Response Status W C/ 167 SC 167.10.3 P 122 L 8 PROPOSED ACCEPT IN PRINCIPLE. Dawe, Piers Nvidia Change the order and associated parameters as proposed. Comment Type T Comment Status D C/ 167 SC 167.8.1 P 117 L 4 # 143 The two options for 400GBASE-SR8 were defined but we should check if the industry is still split on how to connect 8-lane MMF modules. Dawe, Piers Nvidia Comment Type T Comment Status D test pattern (CC) SuggestedRemedy In Table 167-10, Test patterns, need a new reference for scrambled idle. See another Check if Option B. 16-fiber interface, has traction in the industry. If it doesn't, don't include comment. it. SuggestedRemedy Proposed Response Response Status W Change "82.2.11 and 91, or 119.2.4.9" to "82.2.11 and 91, or 119.2.4.9, or 172.2.4.9" PROPOSED ACCEPT IN PRINCIPLE. Resolve using the response to comment #146. Proposed Response Response Status W PROPOSED ACCEPT IN PRINCIPLE. Implement suggested remedy with editorial license.

# 194

(bucket1)

SuggestedRemedy

C/ 167

Nicholl, Gary

Comment Type

Change the font in the "PMD Type" column to use the standard table font and updte the editing instruction to "Replace Table 167-12 with the following:"

P 118

Table 167-12. The font for the text in the "PMD Type" column looks incorrect. Also the editing instruction is "change this table", but then no underline or strickthrough. Perhaps the editing instruction should have been "Replace Table 167-12 with the following:"?

Comment Status D

Cisco Systems

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

SC 167.8.6

Ε

Correct the font and text type. Editing instruction is correct, underline new text and correct text alignment.

L 6

# 144

# 145

fiber connector (CC)

(bucket1)

C/ 167 SC 167.10.3 P122 L49 # 146

Dawe, Piers Nvidia

Comment Type TR Comment Status D

fiber connector (CC)

This says "While there has not been an adopted baseline for a 16-lane MDI the language in 167.10.3.4 (below) from 400GBASE-SR8 is a good starting point". This material was explicitly EXCLUDED from the baseline murty\_3df\_01a\_220315.pdf "MDI and lane assignments for eight lane MMF links will be taken up in subsequent meetings." It's not as simple as just copy 400GBASE-SR8 because the industry has chosen angled connectors for 8x100G MMF.

## SuggestedRemedy

Add the 2-row x12 angled connector. If appropriate, add the x16 angled connector. If appropriate, delete the one or both "flat" (non-angled) connectors. The text might be like this (references need checking):

The MDI adapter or receptacle shall meet the dimensional specifications for either interface 7-2-3: MPO adapter interface - opposed keyway configuration or interface 7-2-9: MPO active device receptacle, angled interface, as defined in IEC 61754-7-1. The plug terminating the optical fiber cabling shall meet the dimensional specifications of interface 7-2-1: MPO female plug connector, down-angled interface for 2 to 24 fibres, as defined in IEC 61754-7-1.

The MDI connection shall meet the interface performance specifications of IEC 63267-1 for performance grade Bm/1m.2

IEC 63267-1 with performance grade 1m specification is available as a Pre-Release Version (PRV) Final Draft International Standard (FDIS); final published version of this specification is expected to be available in 2023.

## Proposed Response

Response Status W

## PROPOSED ACCEPT IN PRINCIPLE.

Members of the task force have indicated that both 16 and 24 fiber connectors are being used and the 16 fiber connectors are angled and the 24 fiber connectors are flat. The editor's note states that this addition connection information was added by the editorial team for completeness.

Replace the existing text in 167.10.3.4 with

"The MDI shall optically mate with the compatible plug on the optical fiber cabling. 800GBASE-VR8 and 800GBASE-SR8 have two optical lane assignment options (see 167.10.3.1a).

For option A, the MDI adapter or receptacle shall meet the dimensional specifications for interface 7-2-3: MPO adapter interface - opposed keyway configuration or interface 7-2-10: MPO active device receptacle, flat interface, as defined in IEC 61754-7-2. The plug terminating the optical fiber cabling shall meet the dimensional specifications of interface 7-2-4: MPO female plug connector, flat interface for 16 to 24 fibers, as defined in IEC 61754-7-2. The MPO female plug connector and MDI are structurally similar to those depicted in Figure 167-9, but with two rows of fibers. The MDI connection shall meet the interface performance specifications of IEC 61753-1 and IEC 61753-022-2 for performance grade Bm/2m.

For option B, the MDI adapter or receptacle shall meet the dimensional specifications for interface 7-4-7: MPO adaptor interface – Opposed keyway configuration or interface 7-4-9:

MPO active device receptacle, angled interface for 16 fibers, as defined in IEC 61754-7-4. The plug terminating the optical fiber cabling shall meet the dimensional specifications of interface 7-4-1: MPO female plug, down-angled interface for 16 fibers. The MPO female plug connector and MDI are structurally similar to those depicted in Figure 167-9, but with 16 fibers, an offset keyway, and with different pin diameter and locations. The MDI connection shall meet the interface performance specifications of IEC 63267-1 for performance grade Bm/1m."

The dashed lines between the OSI layers and the Ethernet layers are not in the correct locations.

#### SugaestedRemedy

Align the upper two dashed lines with the boundaries of the data link layer in the OSI model.

Proposed Response Response Status W PROPOSED ACCEPT.

CI 169 SC 169.1.2 P 128 L 4 # 41

Huber, Tom Nokia

Comment Type E Comment Status D (bucket1)

Singular/plural disagreement in item a)

## SuggestedRemedy

Change "when implemented as logical interconnection points" to "when implemented as a logical interconnection point"

Proposed Response Status W PROPOSED ACCEPT.

C/ 169 SC 169.2.4 P 130 L 33 # 147 Dawe, Piers Nvidia

Comment Status D Comment Type

PMA description

Wow, this is too mean with the information. Compare 116.2.4: the equivalent of this is missing: "The 200GBASE-R and 400GBASE-R PMAs perform the mapping of transmit and receive data streams between the PCS and PMA via the PMA service interface, and the mapping and multiplexing of transmit and receive data streams between the PMA and PMD via the PMD service interface. In addition, the PMA performs retiming of the received data stream when appropriate, optionally provides data loopback at the PMA or PMD service interface, and optionally provides test pattern generation and checking."

## SuggestedRemedy

At least say that a PMA connects the PCS and PMA via the PMA service interface, and the PMA and PMD via the PMD service interface, and that there can be more than one PMA (in series) for one MAC. It performs retiming of the received data stream when appropriate. There are optional defined physical instantiations called AUIs.

And/or, at line 35, add "and a summary of its functions is given in 173.1.3".

#### Proposed Response Response Status W

#### PROPOSED REJECT.

The description provided in Clause 116 was overly verbose with repeated details that are listed in the reference PMA clause. The PMA description in Clause 169 provides the general function of a PMA with similar detail provided in the other sublayer descriptions and references the relevant PMA subclauses where the reader may find all of the details relevant to each PMA type.

# 148 C/ 169 SC 169.2.5 P 130 L 50 Dawe, Piers Nvidia Comment Type Ε Comment Status D AN

Is a "linked device" defined or explained anywhere"? The definition and use of "link" is a delicate area.

#### SuggestedRemedy

Delete "linked". In the next line, change "the link" to "a link".

#### Proposed Response Response Status W

#### PROPOSED ACCEPT IN PRINCIPLE.

The language in this paragraph is consistent with similar subclause 80.2.6 (802.3-2022) and 116.2.5a (802.3ck-2022). However, the term "linked device" rather than just "device" does not seem to provide any useful information. However, the other device is the one on the same link as the local device so "the link" rather than "a link" is correct.

Change "linked device" to "link".

[Editor's note: Page changed from 130 to 131.]

C/ 169 SC 169.3.1 P 132 L 21 # 149

Dawe, Piers Nvidia

Comment Type Comment Status D figure lanes

In Figure 116-2, multiple lanes are shown explicitly: PMA:IS UNITDATA 0.request PMA:IS UNITDATA 1.request ... PMA:IS UNITDATA 7.request

#### SuggestedRemedy

As a compromise, follow e.g. Figure 120G-2; add the short diagonal lines "n" to show n lanes, not n requests on one lane with a constant ordering. Several figures, including Fig 172-2 where showing the numbers. 16 and 32, will be helpful.

Proposed Response Response Status W

#### PROPOSED REJECT.

A single line with an SI parameter with vector notation clearly conveys the fact that there are multiple lanes 0 to n-1. This approach is used to reduce the clutter compared to similar diagrams in Clause 116. This approach is used consistently in various figures in 802.3df. The proposed changes do not improve the accuracy or clarity of the draft.

| C/ 169 | SC 169.3.2 | P <b>133</b> | L <b>45</b> | # 58 |  |
|--------|------------|--------------|-------------|------|--|
|        |            |              |             |      |  |

Slavick, Jeff Broadcom

Comment Type T Comment Status D (bucket1)

800GAUI-n is not listed in the list of acronyms for Figure 169-3

#### SugaestedRemedy

Add 800GAUI-n to list of acronyms in Figure 169-3

Proposed Response Response Status W

PROPOSED ACCEPT.

| C/ 169 | SC 169.5 | P <b>134</b> | L <b>53</b> | # 150 |
|--------|----------|--------------|-------------|-------|
|        |          |              |             |       |

Dawe, Piers

Nvidia

Comment Status D Comment Type (bucket1) Ε 116.5 says "Skew (or relative delay) can be introduced between lanes". This says "Skew (or relative delay) can be introduced between PCS lanes" which gives a false impression

that PMA and PMD lanes don't get skewed.

#### SuggestedRemedy

Delete "PCS", once,

Proposed Response Response Status W

#### PROPOSED REJECT.

Skew is constrained for each sublayer to limit the net skew between PCS lanes so that the cumulative skew between PCS lanes does not exceed the ability of the specified PCS deskew function.

C/ 169 SC 169.5 P 136 L 10 # 80 C/ 169 SC 169.6 P 138 L 49 Lusted, Kent Intel Corporation Ran. Adee Cisco Comment Status D Comment Type ER (bucket1) Comment Type TR Comment Status D fec degrade (bucket1) Figure 169-4 variable "q" should be italics like 'n' and 'p'. Both in middle and bottom of FEC degrade function is defined as optional in 116.6. Assuming it is optional here too, it should be stated, as in clause 116. figure SuggestedRemedy SuggestedRemedy Add "(optional)" to the subclause title in 169.6. consider changing 'g' to italics types Proposed Response Response Status W Proposed Response Response Status W PROPOSED ACCEPT IN PRINCIPLE. PROPOSED ACCEPT IN PRINCIPLE. Change font to italic for variable q. The FEC degrade is indeed intended to be optional for 800 GbE as well. It is not sufficient Implement with editorial license. or necessary to put the word "optional" in the title, rather the word should be included in the C/ 169 SC 169.5 P 136 L 27 # 151 Change: "FEC degrade functionality is identical" To: "Optional FEC degrade functionality is identical" Dawe, Piers Nvidia Comment Type E Comment Status D (bucket1) C/ 170 SC 170 P 141 L 1 # 152 points for single 800GAUI-n Dawe. Piers Nvidia SuggestedRemedy Comment Type E Comment Status D (bucket1) points for a single 800GAUI-n This has got so little to say it's a waste of a clause number. The 100/200/400/800GMII is like the MAC: almost identical apart from rates, timing and optional EEE. Proposed Response Response Status W SugaestedRemedy PROPOSED ACCEPT IN PRINCIPLE. Merge 170 into 117 or better, merge 170 and 117 into 81. In Figure 169-4... Change "800GBASE-R Skew points for single 800GAUI-n" Proposed Response Response Status W To: "800GBASE-R Skew points for a PHY with a single 800GAUI-n" PROPOSED REJECT. In Figure 169-5... The comment does not provide sufficient justification to support the suggested remedy. Change "Skew points for multiple 800GAUI-n" The current structure of the draft is consistent with the approach taken by previous projects. To: "Skew points for a PHY with multiple 800GAUI-n" C/ 171 SC 171.2 P 150 L 4 # 195 Nicholl, Gary Cisco Systems Comment Type Comment Status D (bucket1) 800GXS should be 400GXS SuggestedRemedy Change "PCS and 800GXS sublayers specified in 118.2"

TYPE: TR/technical required ER/editorial required GR/general required T/technical E/editorial G/general COMMENT STATUS: D/dispatched A/accepted R/rejected RESPONSE STATUS: O/open W/written C/closed Z/withdrawn SORT ORDER: Clause, Subclause, page, line

C/ 171 SC 171.2

"PCS and 400GXS sublavers specified in 118.2"

Response Status W

Proposed Response

PROPOSED ACCEPT.

Page 28 of 44

2022-11-28 1:46:57 PM

CI 171 SC 171.4 P 151 L 38 # 59

Slavick, Jeff Broadcom

Comment Type T Comment Status D (bucket1)

There is no am lock variable in Clause 172

SuggestedRemedy

Change am lock to amps lock in Table 171-3 and 171-5

Proposed Response Status W

PROPOSED ACCEPT.

C/ 171 SC 171.4 P152 L18 # 153

Dawe, Piers Nvidia

Comment Type E Comment Status D (bucket1)

activate\_t hreshold

SuggestedRemedy

Make these tables full width, make the right hand columns wider, also in Clause 172. It may be necessary to set break points in these long "words". In maintenance we might change to shorter names, e.g. FEC degraded SER thresh on

Proposed Response

Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Improve appearance of the variable names with editorial license.

 C/ 171
 SC 171.4
 P 153
 L 11
 # [155]

 Dawe, Piers
 Nvidia

 Comment Type
 T
 Comment Status
 D
 (bucket1)

16 bits for 32 lanes

SuggestedRemedy

Need more registers

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Update Table 171-5 to align with register/bit definitions in Clause 45.

Under "MDIO status variable" there is an entry "Lane 0 to 31 aligned" but this isn't a variable that indicates if lanes 0 to 31 are aligned. Table 45-350 has "Name"s Lane 0 aligned, Lane 1 aligned, and so on. Is there such a thing as an "MDIO variable" anyway? Clauses such as PCS have variables, MDIO has registers. The way of talking about such multilane things was solved long ago; e.g. "84.7.5 PMD lane-by-lane signal detect function"

#### SuggestedRemedy

Because a "variable" must be talking about one lane not the pair of registers recording 16 or 32 lanes, change "Lane 0 to 31 aligned" back to how it is in 117: "Lane x aligned" or "Lane i aligned" or better, "Lane aligned". "Lane-by-lane aligned" seems odd, but "DTE XS FEC symbol errors lane 0 to lane 31" below can be "DTE XS FEC symbol errors by lane" Similarly in several tables, also in other clauses such as 172. PCS.

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Change "Lane 0 to 31 aligned" to "Lane aligned, lane 0 to 31"
Change "Lane 0 to 31 mapping" to "Lane mapping, lane 0 to 31"

Cl 172 SC 172.1.1 P 160 L 11 # [156]

Dawe, Piers Nvidia

Comment Type E Comment Status D (bucket1)

The paragraph of introduction in 119.1.1 is missing: "Both 200GBASE-R and 400GBASE-R are based on a 64B/66B code. The 64B/66B code supports transmission of data and control characters. The 64B/66B code is then transcoded to 256B/257B encoding to reduce the overhead and make room for forward error correction (FEC). The 256B/257B encoded data is then FEC encoded before being transmitted. Data distribution is introduced to support multiple lanes in the Physical Layer. Part of the distribution includes the periodic insertion of an alignment marker, which allows the receive PCS to align data from multiple lanes."

#### SuggestedRemedy

At least refer to 172.1.3 as an introduction.

Proposed Response Response Status W

#### PROPOSED REJECT.

172.1.1 is the scope and the current text is a sufficient description of the scope of the clause. All of the information noted in the comment is provided in 172.1.3 and there is no need to duplicate it in the scope.

AM svnc

missing "(to)" in the transcoding description in item b)

SuggestedRemedy

Change "Transcoding from 66-bit blocks to (from 257-bit blocks (25B/257B)" to "Transcoding from (to) 66-bit blocks to (from 257-bit blocks (25B/257B)"

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Change from "Transcoding from 66-bit blocks to (from) 257-bit blocks (256B/257B)" to "Transcoding from (to) 66-bit blocks to (from) 257-bit blocks (256B/257B)"

C/ 172 SC 172.1.5 P162 L3 # 90

Rechtman, Zvi Nvidia

Comment Type T Comment Status D

Figure 172–2—Functional block diagram

The block diagram includes two flows for TX and Rx.

Both TX flows are supposed to insert the alignment markers in sync with each other. This does not appear explicitly in the diagram.

SuggestedRemedy

Possible improvement #1:

Add arrow with the word synchronization between the "Algiment insertion" blocks. Possible improvement #2:

Add a footnote that the two "Alignment insertion" should operate in synchronized manner.

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

The insertion location of the AM pattern in both flows must be done at the same point in the 66-bit block stream prior to the block distribution.

The intent of the third bullet in the exception list in 172.2.4.4 is to enforce the sychronization of the AM insertion between the two flows, without defining a specific implementation.

There will be an editorial presentation proposing an update to the text used in the third bullet in the exception list in 172.2.4.4 to make the intent clearer.

Cl 172 SC 172.1.5 P 162 L 12 # 158

Dawe, Piers Nvidia

Comment Type E Comment Status D (bucket1)

Transcode

SuggestedRemedy

transcode - 4 times Also in this figure: Encode, Decode, Interleave, Lane

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Correct the capitalization with editorial license.

Cl 172 SC 172.1.5 P162 L12 # 157

Dawe, Piers Nvidia

Comment Type E Comment Status D (bucket1)

"66B Block distribution": bits not bytes, rogue capital, style

SuggestedRemedy

66-bit block distribution also 66-bit block collection

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Replace 66B by 66-bit in Fig 172-2 in two places.

Cl 172 SC 172.1.5 P162 L23 # 159

Dawe, Piers Nvidia

Comment Type T Comment Status D

The baseline (shrikhande\_3df\_01a\_221004, see slide 10) shows that the two flows' alignment insertion are connected. 172.2.1 ignores this too, although 172.2.4.4 says what to do. but it should be made obvious in the figure that a linkage is needed.

SuggestedRemedy

Show "Alignment insertion" across both flows as in shrikhande\_3df\_01a\_221004, or make the point some other way such as "Synchronization" (used in the ETC 800G spec) or "alignment".

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Resolve using the response to comment #90.

AM sync

C/ 172 SC 172.2.1 P 163 L 19 # 179 Dawe, Piers Nvidia

Ε

(bucket1)

"distributed in a round-robin fashion into two parallel transmit functions": sort of slang. Where I come from, all robins look round.

Comment Status D

#### SuggestedRemedy

Comment Type

Change "a round-robin fashion" to "an alternating fashion" here; in 172.2.4.1, change "a round robin fashion" to "an alternating fashion". Similarly in 172.2.5.8.

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

This is a new function where 64B/66B blocks are distributed between or combined from two streams or flows, so "alternating" seems more appropriate here than "round-robin". The details of the distribution are not necessary in the summary, but in the detailed functional description "round-robin" should be replaced with "alternating".

In 172.2.1 on page 163 line 19...

Change:

"The 66-bit blocks are then distributed in a round-robin fashion into two parallel transmit functions, referred to as flow 0 and flow 1."

"The 66-bit blocks are then distributed between two parallel transmit functions, referred to as flow 0 and flow 1."

In 172.2.1 on page 163, line 42

Change:

"A 66-bit block collection function merges the 66-bit blocks from the two flows in a roundrobin fashion into a single stream of blocks that are then 64B/66B decoded."

"A 66-bit block collection function merges the 66-bit blocks from the two flows into a single stream of blocks that are then 64B/66B decoded."

In 172.2.4.1 on page 164, line 23...

Change:

"The 66-bit blocks are distributed to the two flows in a round robin fashion by the block distribution function such that the first 66-bit block is sent to flow 0, the second 66-bit block is sent to flow 1, the third 66-bit block is sent to flow 0, and subsequent 66-bit blocks continue the round robin distribution procedure across the two flows."

To:

"The 66-bit blocks are distributed to the two flows in an alternating fashion by the block distribution function such that the first 66-bit block is sent to flow 0, the second 66-bit block is sent to flow 1, the third 66-bit block is sent to flow 0, and subsequent 66-bit blocks continue the distribution procedure across the two flows."

In 172.2.5.8 on page 168, line 21

Change: "The block collection reverses the block distribution done in the transmitter (see

172.2.4.1) by combining the 66-bit blocks from the two flows in a round robin fashion to form a single stream of 66-bit blocks."

To: "The block collection reverses the block distribution done in the transmitter (see 172.2.4.1) by combining the 66-bit blocks from the two flows in an alternating fashion to form a single stream of 66-bit blocks."

C/ 172 SC 172.2.1 P 163 L 21 # 180 Dawe, Piers Nvidia

"Within each flow, the 66-bit blocks are transcoded to 257-bit blocks, scrambled, and alignment markers are periodically added to the data stream."

Comment Status D

#### SuggestedRemedy

Comment Type T

Modify this to say that the insertion of alignment markers is not independent for each flow.

Proposed Response Response Status W PROPOSED ACCEPT IN PRINCIPLE.

Resolve using the response to comment #90.

C/ 172 L 22 SC 172.2.1 P 163 # 181

Dawe, Piers Nvidia

Comment Type Ε Comment Status D (bucket1)

AM sync

The data stream is distributed to two 5140-bit blocks and then FEC encoded. The two FEC codewords are then interleaved before data is distributed to individual PCS lanes.

## SuggestedRemedy

For each flow, the data stream is distributed to two 5140-bit blocks and then FEC encoded. For each flow, the two FEC codewords are then interleaved before data is distributed to individual PCS lanes.

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Replace

"The data stream is distributed to two 5140-bit blocks and then FEC encoded. The two FEC codewords are then interleaved before data is distributed to individual PCS lanes." with

"For each flow, the data stream is distributed to two 5140-bit blocks and then FEC encoded. For each flow, the two FEC codewords are then interleaved before data is distributed to individual PCS lanes.'

C/ 172 SC 172.2.1 P 163 L 38 # 47 Huber, Tom Nokia

pcs functions There is some repetition between the paragraph about the PCS Synchronization process and the paragraph about the PCS Receive process in terms of aligning, reordering, and deskewing. Per the state diagrams, the PCS synchronization process ensures that all the lanes are aligned and deskewed, and the receive process deals with deocding the 66b

Comment Status D

characters.

Comment Type

SuggestedRemedy

Add a sentence to the end of the penultimate paragraph: "When all 32 lanes are aligned and deskewed, and reordered, the align status flag is set to indicate that the PCS has obtained alignment."

Revise the first two sentences of the final paragraph as follows: "The PCS Receive process separates the reordered PCS lanes into two sets of 16 PCs lanes..."

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

т

Implement the suggested remedy with editorial license.

C/ 172 SC 172.2.2 P 163 L 46 # 182 Dawe, Piers Nvidia

Comment Status D Comment Type Ε

(bucket1)

"Use of blocks" - ambiguous: there are 257-bit blocks as well as FEC blocks, even if we call those "codewords". This title dates from 49.2.3 Use of blocks, before 257-bit blocks and FEC.

SuggestedRemedy

Change "blocks" to "66-bit blocks" here and at line 49.

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Implement the suggested remedy with editorial license

C/ 172 SC 172.2.4.1 # 48 P 164 L 28

Nokia Huber, Tom

Comment Type T Comment Status D OTN reference point

The OTN reference point needs further discussion - it would be preferrable if the mapping point was 257b blocks rather than 66b blocks...

SuggestedRemedy

Supporting presentation to be provided.

Proposed Response Response Status W

PROPOSED REJECT.

Pending Task Force review of supporting presentation.

C/ 172 SC 172.2.4.1 P 164 L 28 # 107 Nicholl, Shawn AMD Comment Status D OTN reference point Comment Type TR

The NOTE says "The stream of 66-bit blocks generated by this process". However, there are two streams generated in the above process. It would be clearer if the end of the subclause represented the end of the process and aligned with the OTN reference point in the

Also, it would be clearer for the text related to tx\_coded<65:0> to coincide with the end of the sub-clause (i.e. for that text to follow any discussion related to rate compensation).

Also, where possible it is helpful to re-use text from 802.3-2022 Clause 119.2.4.1 as it enhances readability (i.e. simplifies compare/contrast between Clause 119 and Clause 172).

SuggestedRemedy

Propose the following text:

172.2.4.1 Encode and rate matching

The transmit PCS generates 66-bit blocks based upon the TXD<63:0> and TXC<7:0> signals received from the 800GMII. One 800GMII data transfer is encoded into one 66-bit block. If the transmit PCS spans multiple clock domains, it may also perform clock rate compensation via the deletion of idle control characters or sequence ordered sets or the insertion of idle control characters.

Idle control characters or sequence ordered sets are removed, if necessary, to accommodate the insertion of the alignment markers. See 119.2.3.5 and 119.2.3.8 for the deletion and insertion rules, and 172.2.4.5 for more details on alignment markers.

The transmit PCS generates blocks as specified in the transmit state diagram as shown in Figure 119-14. The contents of each 66-bit block are contained in a vector tx\_coded<65:0>. tx\_coded<1:0> contains the sync header and the remainder of the bits contain the payload.

NOTE: The stream of tx\_coded<65:0> 66-bit blocks generated by this process, together with the FEC degraded SER and rx local degraded bits should be used as the reference signal for mapping to OTN.

172.2.4.1 66B/66B block distribution

The stream of tx\_coded<65:0> 66-bit blocks are distributed to the two flows in a round robin fashion by the block distribution function such that the first 66-bit block is sent to flow 0, the second 66-bit block is sent to flow 1, the third 66-bit block is sent to flow 0, and subsequent 66-bit blocks continue in a round robin distribution procedure across the two flows. This forms two streams, tx\_coded\_flow0<65:0> and tx\_coded\_flow1<65:0>.

172.2.4.3 64B/66B to 256B/257B transcoder

TYPE: TR/technical required ER/editorial required GR/general required T/technical E/editorial G/general COMMENT STATUS: D/dispatched A/accepted R/rejected RESPONSE STATUS: O/open W/written C/closed Z/withdrawn SORT ORDER: Clause, Subclause, page, line

C/ 172 SC 172.2.4.1 Page 32 of 44 2022-11-28 1:46:57 PM The 64B/66B to 256B/257B transcoder in each flow is identical to that specified in 119.2.4.2. The transcoder for flow 0 uses the stream of tx\_coded\_flow0<65:0> 66-bit blocks. The transcoder for flow 1 uses the stream of tx\_coded\_flow1<65:0> 66-bit blocks.

172.2.4.4 Scrambler

<This Comment Proposes no Changes to Text inside this Sub-Clause>

172.2.4.5 Alignment marker mapping and insertion

<This Comment Proposes no Changes to Text inside this Sub-Clause>

Proposed Response

Response Status W

#### PROPOSED ACCEPT IN PRINCIPLE.

The suggested remedy inserts a subclause for the 66-bit block distribution into 172.2.4 resulting in subclause numbering within 172.2.4 that does not align with the subclause numbers in CL119. This impacts the readability when comparing/constrasting CL172 with Cl119. Hence, the 66-bit block distribution was incorporated into 172.2.4.1 keeping the rest of the subclause numbering the same as in Cl119. The functions defined by subclauses 172.2.4.2 are identical to those performed by each flow in 800GbE PCS, and hence 172.2.4.1 was intentionally kept unchanged and references back to 119.2.4.2. The first sentence of the comment points out a potential source of confusion regarding the

The first sentence of the comment points out a potential source of confusion regarding the 66-bit stream that is used for mapping to OTN and the proposed response below address that comment.

Change NOTE from

"NOTE—The stream of 66-bit blocks generated by this process, together with the FEC\_degraded\_SER and rx\_local\_degraded bits should be used as the reference signal for mapping to OTN."

to

"NOTE—The stream of 66-bit blocks generated by the encode and rate matching process (see Figure 172-2) prior to 66-bit block distribution, together with the FEC\_degraded\_SER and rx\_local\_degraded bits should be used as the reference signal for mapping to OTN."

CI 172 SC 172.2.4.4 P164 L45 # 8

Ran, Adee Cisco

Comment Status D

"Alignment marker encoding values for flow 1 are specified in Table 172–2 and the variable x in 119.2.4.4.2 takes the values of PCS lane number minus 16"

In 119.2.4.4.2, x is used as part of the variable am\_x. We have 32 distinct alignment markers, for lanes 0 through 31, so assigning x to "lane number minus 16" would result in am\_0 through am\_15 assigned twice, and am\_16 through am\_31 not assigned at all.

Instead, we should specify that for flow 1, AM are constructed per 119.2.4.4.2 but with x taking values from 16 to 31, and the variable j used in the mapping procedure takes values from 8 to 16 (instead of 0 to 7).

This difference may be listed as another exception, but it seems that it makes it worthwhile to have a new subclause for creating the 32 AMs.

#### SuggestedRemedy

Comment Type TR

Replace the reference to 119.2.4.4.2 with a full specification of AM creation and insertion, based on the content (text and equations) of 119.2.4.4.2, but with AMs for lanes 16 to 31 constructed as in the comment.

Proposed Response Status W

#### PROPOSED REJECT.

Each Flow is a unique "instance" of the 119.4.4.2 so the fact that there are 2 copies of variable "am\_#", one in Flow0 and another in Flow1 that have different values is how it's intended to be specified.

TYPE: TR/technical required ER/editorial required GR/general required T/technical E/editorial G/general COMMENT STATUS: D/dispatched A/accepted R/rejected RESPONSE STATUS: O/open W/written C/closed Z/withdrawn SORT ORDER: Clause, Subclause, page, line

C/ **172** SC **172.2.4.4**  Page 33 of 44 2022-11-28 1:46:57 PM

alignment

C/ 172

Slavick, Jeff

C/ 172 SC 172.2.4.4 P 164 L 47 # 108 Nicholl, Shawn AMD

The bullet that says: "The first 66-bit block of the 257-bit transcoded block following the

Comment Status D Comment Type TR

alignment marker ... " may be open to misinterpretation.

AM sync Comment Type T

Missing the relationship of the flow 0 257-bit block to the AM group

Comment Status D

SuggestedRemedy

add "following the alignment marker group" before "in flow 0"

Proposed Response

In the baseline proposal

Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

SC 172.2.4.4

Resolve using the response to comment #90.

C/ 172 SC 172.2.4.4 P 164 L 51 Ran. Adee Cisco

P 164

Broadcom

L 49

# 60

AM sync

AM svnc

Comment Type TR Comment Status D

https://www.ieee802.org/3/df/public/22\_10/22\_1004/shrikhande\_3df\_01a\_221004.pdf, slide 10. it is written that "AM insertion is aligned across the two flows".

I do not see that requirement in clause 172. The text in 172.2.4.4 does not preclude inserting AM blocks independently in each flow.

SuggestedRemedy

If the subclause specifying AM creation is updated to include full text, this requirement can be included in it (a similar statement exists in 119.2.4.4.2 for the 16 lanes).

Otherwise, add this requirement as another exception, with editorial license.

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Resolve using the response to comment #90.

SuggestedRemedy

Propose the following text:

Let tx\_coded\_i<65:0> and tx\_coded\_k<65:0> represent two consecutive blocks in the tx coded<65:0> stream. Notably, tx coded j<65:0> belongs to tx coded flow0<65:0> stream. And, tx coded k<65:0> belongs to tx coded flow1<65:0> stream.

Let tx\_coded\_j<65:0> represent the first 66-bit block of the 257-bit transcoded block following the alignment marker group in flow 0. It is required that tx\_coded\_k<65:0> shall be the first 66-bit block of the 257-bit transcoded block following the alignment marker group in flow 1.

Proposed Response

Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

C/ 172 SC 172.2.4.4 P 164 L 48 # 91 Rechtman, Zvi Nvidia Comment Type T Comment Status D AM sync

"The first 66-bit block of the 257-bit transcoded block .. from the 64B/66B encoder."

This sentence implicitly means that the alignment insertion process of the two flows should be synchronized.

To avoid mistakes, it would be preferable to explicitly state that the two alignment insertion are synchronized

SuggestedRemedy

Add the following sentence before "The first 66-bit..." sentence:

"The marker insertion functions of the two flows must insert their markers at the exact same time (block unit), i.e. in a synchronized manner"

Proposed Response

Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Resolve using the response to comment #90.

Cl 172 SC 172.2.4.4 P165 L8 # 184

Dawe, Piers Nvidia

Comment Type E Comment Status D (bucket1)

Two fifths of this table is useless clutter, and it would be good to use spaces in the normal

Two fifths of this table is useless clutter, and it would be good to use spaces in the normal way.

#### SuggestedRemedy

Change

0x9A,0x4A,0x26,0xB6,0x65,0xB5,0xD9,0xD9,0xFE,0x71,0xF3,0x26,0x01,0x8E,0x0C to

9A, 4A, 26, B6, 65, B5, D9, D9, FE, 71, F3, 26, 01, 8E, 0C and so on. In the text, say that these are in hex. Similarly in Table 172-2.

Proposed Response Status W

PROPOSED REJECT.

The format used in Table 172-1 and Table 172-2 is consistent with the format used in Table 119-2 in Clause 119. Given that we are striving for consistency between this new and previous PCS specifications, retaining a common format is helpful for comparison.

The comment does not provide sufficient justification to make the suggested change nor do the proposed changes improve the accuracy or clarity of the draft.

Cl 172 SC 172.2.4.4 P165 L8 # [183

Dawe, Piers Nvidia

Comment Type E Comment Status D

(bucket1)

The curly brackets must be trying to tell the reader something, but I don't know what,

SuggestedRemedy

Delete them, or define what they mean, or change to some notation that is defined.

Proposed Response Status W

PROPOSED REJECT.

The curly brackets in Tables 172-1 and 172-2 are consistent with what was used in Table 119-2 in Clause 119. Given that we are striving for consistency between this new and previous PCS specifications, retaining a common format is helpful for comparison.

The comment does not provide sufficient justification to make the suggested change nor do the proposed changes improve clarity or accuracy of the draft.

Cl 172 SC 172.2.4.8 P 166 L 51 # 10 Ran, Adee Cisco

Comment Type ER Comment Status D (bucket1)

The functions above the "64B/66B to 256B/257B transcoder" are excluded'

This is confusing - looks as if these functions are not required, but of course they are.

II had to read it several times to understand that they are excluded from the "transmit function" blocks because they are present above them.

## SuggestedRemedy

Change from

The functions above the "64B/66B to 256B/257B transcoder" are excluded to

The functions above the "64B/66B to 256B/257B transcoder" in Figure 119—11 are not included in the transmit function blocks, and instead are located outside of these blocks, as shown in Figure 172—3.

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.
Resolve using response to comment #185.

C/ 172 SC 172.2.4.8 P166 L51 # 185

Dawe, Piers Nvidia

Comment Type T Comment Status D (bucket1)

Careful, "function" has a precise meaning in PCS clauses. This can be more specific and informative.

SuggestedRemedy

Change "The functions ... are" to "the 64B/66B encoder ... is"

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Change from

"The functions above the "64B/66B to 256B/257B transcoder" are excluded."

to

"The portion of the figure above the "64B/66B to 256B/257B transcoder" is excluded".

 CI 172
 SC 172.2.4.9
 P 167
 L 25
 # 186

 Dawe, Piers
 Nvidia

 Comment Type
 E
 Comment Status
 D
 test pattern (CC)

"Test-pattern generators are identical to that specified in 119.2.4.9" there is only one test pattern, and although it is generated in an analogous way to 119.2.4.9, it's a different PCS and different bits in the pattern.

## SuggestedRemedy

Change to "A scrambled idle test pattern can be generated in the same way in the same way as in 119.2.4.9".

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Change from

"Test-pattern generators are identical to that specified in 119.2.4.9"

to

"The scrambled idle test pattern functionality is identical to that specified in 119.2.4.9".

Cl 172 SC 172.2.4.9 P167 L25 # 27

Bruckman, Leon Huawei

Comment Type T Comment Status D test pattern (CC)

I assume test pattern shall be applied to both flows together

#### SuggestedRemedy

It may be beneficial to note that the test function when activated affects both flows

Proposed Response Status W

#### PROPOSED REJECT.

The PCS has a single scrambled idle test pattern generator, same as 119.2.4.9. The scrambled idle test pattern is generated by the Encoder prior to 66-bit block distribution.

Cl 172 SC 172.2.5.3 P167 L52 # 11

Ran, Adee Cisco

Comment Type TR Comment Status D fec degrade (bucket1)

The FEC degrade variables in clause 172 should be stated as optional, as in their original definition in clause 119.

#### SuggestedRemedy

Insert "If the optional PCS FEC degraded SER ability is implemented, " at the beginning of the first list item.

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

It was intended for the FEC degrade to be optional, but as written that is not obvious.

Add the following sentence at the end of 172.2.5.3:

"The FEC degrade functionality is optional."

Cl 172 SC 172.2.5.3 P 168 L 1 # [187

Dawe, Piers Nvidia

Comment Type E Comment Status D (bucket1)

The relation between hi\_ser\_0, hi\_ser\_1 and hi\_ser appears later within a state machine variable definition, which is too obscure. More generally, I could not find where the purpose of hi\_ser is introduced.

#### SuggestedRemedy

Add something in regular text (possibly elsewhere) that says that what hi\_ser for, and that it is the OR of hi\_ser\_0 and hi\_ser\_1.

Proposed Response Status W

#### PROPOSED REJECT.

172.2.5.3 notes the exception that each flow has a unique hi\_ser generated by its FEC decoder (hi\_ser\_0 and hi\_ser\_1). The purpose of hi\_ser is defined in 119.2.5.3.

C/ 172 SC 172.2.5.4 P168 L5 # 12 Ran. Adee Cisco

Comment Type TR Comment Status D (bucket1)

"The post-FEC interleave is identical to that specified in 119.2.5.4."

But 119.2.5.4 talks specifically about two FEC codewords, and we have four.

In similar subclauses for the transmit functions, the text includes "for each flow".

Also applies to 172.2.5.6 and 172.2.5.7.

#### SuggestedRemedy

Insert "for each flow" after "interleave".

Make similar changes in 172.2.5.6 and 172.2.5.7, with editorial license.

Proposed Response Response Status W

#### PROPOSED ACCEPT IN PRINCIPLE.

Implement suggested remedy with editorial license.

(bucket1)

Cl 172 SC 172.2.5.5 P168 L9 # 2\_\_\_\_\_\_ Ran, Adee Cisco

"The alignment marker removal is identical to that of the 400GBASE-R PCS in 119.2.5.5." - but there are 32 AMs, so it can't be identical.

SuggestedRemedy

Comment Type

Make the necessary changes to the text (add exceptions or "for each flow").

Comment Status D

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

TR

Change from

"The alignment marker removal is identical to that of the 400GBASE-R PCS in 119.2.5.5" to

"The alignment marker removal in each flow is identical to that of the 400GBASE-R PCS in 119.2.5.5"

Cl 172 SC 172.2.5.8 P168 L 33 # 188

Dawe, Piers Nvidia

Comment Type E Comment Status D (bucket1)

This says "See 119.2.3.5 and 119.2.3.8 for the deletion and insertion rules" but those subclauses are titled "119.2.3.5 Idle (/I/)" and "119.2.3.8 Ordered set (/O/)" and the content isn't there so the reader doesn't know to look there, or follow the links from there to 83 to find the deletion and insertion rules.

SuggestedRemedy

Improve the titles of those subclauses: "Idle (/I/) and idle insertion and deletion" and "Ordered set (/O/) and ordered set deletion"

Proposed Response Status W

PROPOSED REJECT.

119.2.3.5 and 119.2.3.8 have links to 82.2.3.6 and 82.2.3.9 respectively, which the reader can follow to access the rules for insertion/deletion. Note that this double-reference is common throughout many subclauses in Clause 172. The proposed changes do not improve the accuracy of the draft.

 CI 172
 SC 172.2.6.2.2
 P 169
 L 11
 # 109

 Nicholl, Shawn
 AMD

 Comment Type
 TR
 Comment Status
 D
 (bucket1)

Missing any mention of 800GBASE-R.

SuggestedRemedy

For consistency with 119.2.6.2.2, propose to replace text "with x = 0.31" with text "with x = 0.31" for 800GBASE-R."

Proposed Response Response Status W

PROPOSED REJECT.

The proposed change is not necessary since Clause 172 is only for 800GBASE-R. CL119 specified 200GBASE-R or 400GBASE-R because the same clause includes the PCS for both 200GE and 400GE.

From this clause it may be implied that counters are not aggregated, but in the MDIO Table 172-4 shows (and text indicates that) they are aggregated

SuggestedRemedy

Add exception indicating that counters are the aggregate of both flows

Proposed Response Response Status W

PROPOSED REJECT.

172.2.6.2.4 is defining the counters used in the state diagrams. The definition of these counters is identical to that in 119.2.6.2.4. Therefore, these counters are not aggregated and are not the same as those defined in Table 172-4.

CI 172 SC 172.2.6.3 P 170 L 19 # 86

Opsasnick, Eugene Broadcom

Comment Type TR Comment Status D stateless encoder

"State diagrams are identical to those specified in 119.2.6.3 ... "

State diagrams in Figure 119-14 "Transmit state diagam" and Figure 119-15 "Receive state diagram" can cause logic implementation issues at high rate port speeds (i.e. 800GbE) as shown in opsasnick\_3df\_01a\_221005.pdf. A "stateless" encode/decode option to these state diagrams could be allowed since the state diagrams were originally designed for non-FEC interfaces. Interfaces with required FEC should have sufficient protection to allow for the stateless coding. An updated presentation showing the error analysis will be forthcoming.

#### SuggestedRemedy

To be shown in an updated presentation for December comment resolutin meetings.

Proposed Response Status W

PROPOSED REJECT.

Pending Task Force review of supporting presentation.

| C/ <b>172</b> | SC 172.2.6.3     | P 170                    | L <b>21</b> | # 3       |
|---------------|------------------|--------------------------|-------------|-----------|
| Ran, Ade      | e                | Cisco                    |             |           |
| Comment       | Type E           | Comment Status D         |             | (bucket1) |
| Numb          | ers above 10 sho | ould not be spelled out. |             |           |

SuggestedRemedy

change "thirty two" to "32".

Proposed Response Status W

PROPOSED ACCEPT.

C/ 172 SC 172.3.1 P172 L 35 # 61
Slavick, Jeff Broadcom

Comment Status D

The variable name is amps lock not am lock

SuggestedRemedy

Comment Type T

Change am lock to amps lock in Table 172--4

Proposed Response Status W

PROPOSED ACCEPT.

Cl 172 SC 172.3.5 P173 L31 # [189

Dawe, Piers Nvidia

Comment Type TR Comment Status D

fec counters

I could not find FEC\_cw\_counter in the base document (802.3-2022 Section 8) or the PCS baseline shrikhande\_3df\_01a\_221004, and in 802.3ck it's for RS-FEC-Int (for 100GBASE-P PHYs 100GBASE-KR1 and 100GBASE-CR1) only. It's not applicable to any 200G or 400G, which is what the 800G PCS is based on. The same applies to 172.3.6 FEC\_codeword\_error\_bin\_i, I think.

## SuggestedRemedy

Have we had the discussion as to whether we want to copy these features from a feature of a one-speed specialist PCS into a regular PCS feature that applies to any 800GBASE-R PHY?

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

FEC bin counter was implemented in Draft 1.0 although it is not in Clause 119 and was not called out in the adopted baseline. Therefore we need to decide whether to keep it and whether it is optional or mandatory.

For task force discussion.

Cl 172 SC 172.3.5 P173 L31 # 4

Ran, Adee Cisco

Comment Type ER Comment Status D fec counters

FEC\_cw\_counter is defined as optional in 161.6.21. Assuming it is optional here too, it should be stated, as in clause 161.

Otherwise, state that it is not optional for this PCS (but I assume it's not the case).

Similarly for 172.3.6 FEC\_codeword\_error\_bin\_i.

SuggestedRemedy

(bucket1)

Add "(optional)" to the subclause title in 172.3.5 and 172.3.6.

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Resolve using the response to comment #189.

Cl 172 SC 172.3.5 P173 L32 # 63

Slavick, Jeff Broadcom

Comment Type T Comment Status D fec counters

The CW counter is a RS-FEC sublayer counter in MDIO space, not a PCS counter.

SuggestedRemedy

Copy of the definition of 45.2.1.120a (802.3ck) into a set of PCS registers (45.2.3.###) and replace the Clause 161 references with 172.

Replace the text in 172.2.3.5 with the same text from 161.6.21 updating the MDIO register references to point to the newly created MDIO registers.

Update Table 172-4 to point to the newly created MDIO registers.

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Implement the suggested remedy with editorial license.

Resolve along with comment #189.

C/ 172 SC 172.3.6 P173 L 32 # 64

Slavick, Jeff Broadcom

Comment Type T Comment Status X fec counters

The FEC\_codeword\_error\_bin\_i is a RS-FEC sublayer set of counters in MDIO space, not PCS counters.

SuggestedRemedy

Copy of the definition of 45.2.1.131a (802.3ck) into a set of PCS registers (45.2.3.###) and replace the Clause 161 references with 172.

Replace the text in 172.2.3.6 with the same text from 161.6.17 updating the MDIO register references to point to the newly created MDIO registers.

Update Table 172-4 to point to the newly created MDIO registers.

Proposed Response Status W

ACCEPT IN PRINCIPLE.

Implement suggested remedy with editorial license.

Resolve along with comment #189.

Cl 173 SC 173.1.4 P177 L 28 # 190

Dawe, Piers Nvidia

Comment Type T Comment Status D (bucket1)

"A ... PMA is required to support an physical instantiation of the PMA service interface": doesn't make sense, as the PMA service interface is part of the PMA. an vs. a.

SuggestedRemedy

is used to implement a ...?

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Change from:

"An 8.8 PMA is required to support an physical instantiation of the PMA service interface (800GAUI-8)"

to

"An 8:8 PMA is required for a physical instantiation of the PMA service interface (800GAUI-8)"

Cl 173 SC 173.1.4 P177 L 28 # 24

Dudek, Mike Marvell

Comment Type E Comment Status D (bucket1)

Should be "a physical instantiation"

SuggestedRemedy

Change "an" to "a"

Proposed Response Response Status W

PROPOSED ACCEPT.

CI 173 SC 173.1.4 P 178 L 33 # 25

Dudek, Mike Marvell

Comment Type T Comment Status D (bucket1)

There are more than just two addresses (1 and 8) available for the MMD. (more are shown in figure 173-2)

SuggestedRemedy

Change "1 and 8" to "1.8.9 and 10".

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Change from:

"Manageable Device (MMD) addresses 1 and 8"

to

"Manageable Device (MMD) addresses 1,8,9,10 and 11"

 CI 173
 SC 173.2
 P 178
 L 51
 # 191

 Dawe, Piers
 Nvidia

 Comment Type
 T
 Comment Status
 D
 (bucket1)

"The PMA receives": confusing and incomplete.

SuggestedRemedy

In the transmit direction, the PMA receives 32 parallel bit streams, each at the nominal signaling rate of the PCSL. In the receive direction, it delivers 32 parallel bit streams to its client.

Similarly in the next paragraph for an 8-lane interface.

Proposed Response

Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Change from

"The PMA receives 32 parallel bit streams, each at the nominal signaling rate of the PCSL." to

"In the transmit direction, the PMA receives 32 parallel bit streams from either the 800GBASE-R PCS or the DTE 800GXS, each at the nominal signaling rate of the PCSL. In the receive direction, the PMA sends 32 parallel bit streams to the PMA client, each at the nominal signaling rate of the PCSL."

Change from

"The PMA receives PAM4 symbols on each of its input lanes at two times the PCSL rate, each symbol formed from two bits."

to

"In the transmit direction, the PMA receives 8 parallel PAM4 symbol streams from the PMA client, each operating at a nominal signaling rate of 53.125 GBd. In the receive direction, the PMA sends 8 parallel PAM4 symbol streams to the PMA client, each at a nominal signaling rate of 53.125 GBd."

Cl 173 SC 173.2 P179 L10 # 29

Bruckman, Leon Huawei

Comment Type T Comment Status D

"In the case where the sublayer below the PMA is a PHY 800GXS the PMA does not receive a PHY\_XS:IS\_SIGNAL.indication as an input to the SIL". Figure 173-4 that describes this interface does include the PHY\_XS:IS\_SIGNAL.indication

SuggestedRemedy

Update Figure 173-4 according to text

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Resolve using the response to comment #196.

Cl 173 SC 173.3 P179 L17 # [160

Dawe, Piers Nvidia

Comment Type E Comment Status D (bucket1)

another PMA or PMD

SuggestedRemedy

a PMD or another PMA

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Change from:

"another PMA or PMD"

tc

"another PMA or a PMD"

C/ 173 SC 173.3 P179 L19 # 161

Dawe, Piers Nvidia

Comment Type E Comment Status D (bucket1)

"defined in 169.3" but 173.2 says "defined in 169.3.1"

SuggestedRemedy

Reconcile

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE. Change from "169.3" to "169.3.1"

C/ 173 SC 173.4 P180 L1

Dawe, Piers Nvidia

Comment Type E Comment Status D (bucket1)

Something strange about the page layout; these sections start to the left of the header

SuggestedRemedy

Reconcile

PMA SI

Proposed Response Status W

PROPOSED ACCEPT.

# 163

C/ 173 SC 173.4 P 180 L 6 # 5 C/ 173 SC 173.4 P 180 L 20 Ran. Adee Cisco Dawe, Piers Nvidia Comment Status D Comment Status D Comment Type Ε (bucket1) Comment Type The interface below the PMA (8 lanes) connects with either a PMD or a physically The concept of restricted bit multiplexing appears in this subclause for the first time. It may be helpful for readers to have a cross reference to the definition of this restriction. instantiated interface (800GAUI-8). SuggestedRemedy SuggestedRemedy Add the following paragraphs after each of the three bulleted lists on page 180. The interface below the PMA (8 lanes) either connects with a PMD or it is a physically instantiated interface (800GAUI-8) connecting to another 800GAUI-8 PMA interface in respectively: another PMA. Similarly twice more. "Bit multiplexing restrictions for the 32:8 PMA are specified in 173.4.2.1." Proposed Response Response Status W PROPOSED ACCEPT IN PRINCIPLE. "Bit multiplexing restrictions for the 8:32 PMA are specified in 173.4.2.2." Resolve using the response to comment #196. "Bit multiplexing restrictions for the 8:8 PMA are specified in 173.4.2.3." C/ 173 SC 173.4 P 181 L 40 Proposed Response Response Status W Nicholl, Gary Cisco Systems PROPOSED ACCEPT. Comment Type E Comment Status D C/ 173 SC 173.4 P 180 L 10 # 164 Figure 173-3/4/5/. Need to make it clear if the sublayer above or below is another PMA, that the interface is connected over a physically instanitated AUI (800GAUI-8) Dawe, Piers Nvidia SuggestedRemedy Comment Type Comment Status D Ε (bucket1) Update Figure 173-3/4/5 to make it clear if the sublaver above or below is another PMA. 32:8 PMA Functional Block Diagram that the interface is connected over a physically instanitated AUI (800GAUI-8) SuggestedRemedy Proposed Response Response Status W 32:8 PMA functional block diagram - 3 figures PROPOSED ACCEPT IN PRINCIPLE. Proposed Response Resolve using the response to comment #196. Response Status W PROPOSED ACCEPT IN PRINCIPLE. C/ 173 SC 173.4 P 182 L 38 In the titles for Figure 173-3, 173-4 and 173-5, change from: Nicholl, Garv Cisco Systems "Functional Block Diagram" Comment Type T Comment Status D

The same comment applies to the 8:8 PMA in Figure 173-5.

SuggestedRemedy

block diagram.

Remove the PMA:IS\_SIGNAL.indication signal and the "SIL" block from Figure 173-4 and Figure 173-5.

Figure 173-4 (8:32 PMA) there should be no PMA:IS SIGNAL indication towards the PMA (AUI is not able to transfer an out of band status signal) and possibly no "SIL" block in the

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

The editors noted this error during the implementation of D1.0. but discovered it too late to address it properly.

A presentation will be provided for task force discussion.

TYPE: TR/technical required ER/editorial required GR/general required T/technical E/editorial G/general COMMENT STATUS: D/dispatched A/accepted R/rejected RESPONSE STATUS: O/open W/written C/closed Z/withdrawn SORT ORDER: Clause, Subclause, page, line

"functional block diagram"

C/ 173 SC 173.4 Page 41 of 44

# 162

# 197

# 196

PMA SI

PMA SI

PMA SI

2022-11-28 1:46:58 PM

(bucket1)

Cl 173 SC 173.4.1 P 183 L 44 # 165

Dawe, Piers Nvidia

The next sentence says "at the service interface below the PMA"

Comment Status D

SuggestedRemedy

Comment Type

So, this one should say "at its service interface"

Proposed Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

Replace the text in 173.4.1 with the following splitting the text into two paragraphs: "If the interface between the PMA client and the PMA is physically instantiated as 800GAUI-8, the PMA shall meet the electrical and timing specifications as specified in Annex 120F or Annex 120G as appropriate at the PMA service interface.

If the interface between the sublayer below the PMA and the PMA is physically instantiated as 800GAUI-8, the PMA shall meet the electrical and timing specifications as specified in Annex 120F or Annex 120G as appropriate at the service interface below the PMA." [Editor's note: page was changed from 180 to 183.]

Cl 173 SC 173.4.2.1 P184 L10 # 166

Dawe, Piers Nvidia

Comment Type TR Comment Status D PCSL interleaving (CC)

This additional constraint provides a very modest benefit that is judged not necessary in 400G Ethernet. However, the rare but much more harmful "clock content" (transition density) issue that was discovered late in P802.3bs should now be outlawed. There are many easy ways to do this.

#### SuggestedRemedy

Make this a recommendation "It is recommended that each of the 8 output lanes contain two unique PCSLs from PMA client lanes i = 0 to 15 and two unique PCSLs from PMA client lanes i = 16 to 31".

Add constraint: "The arrangement of lanes and their skew shall ensure that the reduced transition density described at the end of 120.5.2 does not occur."

Proposed Response Status W

PROPOSED REJECT.

Resolve using the response to comment #167.

 CI 173
 SC 173.4.2.1
 P 184
 L 10
 # 6

 Ran, Adee
 Cisco

 Comment Type
 TR
 Comment Status
 D
 PCSL interleaving (CC)

The restriction for the 32:8 multiplexing is intended to improve the FEC performance with correlated errors. The analysis was done with an AB/CD muxing scheme where one UI has bits from codewords A and B (flow 0) and the following UI has bits from C and D (flow 1). This way, combined with the checkerboard scheme, spreads the errors in a burst across the four codewords with equal probabilities.

The restriction as written does not preclude a different muxing, AC/BD, where one UI has bits from A and C and the following UI has bits from B and D. For example, muxing bits from lanes 0 and 16 as MSB+LSB in one UI and bits from lanes 1 and 17 as MSB+LSB in the next UI.

Since the checkerboard pattern swaps codewords A/B on each pair of lanes in flow 0, and swaps codewords C/D on each pair of lanes in flow 1, this would result in always taking the MSB from either codeword A or B, and the LSB from either codeword C or D. Since the BER for the LSB is twice that of the MSB, this would make flow 1 have an increased BER: it would get 2/3 of the errors (33% higher BER than with the AB/CD muxing).

If this muxing is performed, the result would be an increased FLR (by 1-2 orders of magnitude) compared to 400GBASE-R, just due to sub-optimal muxing - regardless of whether errors are correlated or not!

This degradation can be prevented by adding a restriction that two bits from each flow create one PAM4 symbol.

#### SuggestedRemedy

Change the second item of the first list in 173.4.2.1 from

"The multiplexing function has an additional constraint that each of the 8 output lanes contain two unique PCSLs from PMA client lanes i = 0 to 15 and two unique PCSLs from PMA client lanes i = 16 to 31"

to

"The multiplexing function has an additional constraint that each of the 8 output lanes contain two unique PCSLs from PMA client lanes i=0 to 15 encoded as one PAM4 symbol, and two unique PCSLs from PMA client lanes i=16 to 31 encoded as the subsequent PAM4 symbol (see 173.4.7)."

Make a similar change in the second item of the second list in 173.4.2.2 (which has "service interface lanes" instead of "PMA client lanes").

Also, change the second item of the list in 173.4.2.3 from

"The 4 PCSLs received on any input lane shall be mapped together to an output lane. The order of PCSLs from an input lane does not have to be maintained on the output lane." to

"The 4 PCSLs received on any input lane shall be mapped together to an output lane, maintaining the bit pairs encoded on each PAM4 symbol. Other than that, the order of PCSLs from an input lane does not have to be maintained on the output lane."

Proposed Response Response Status W

PROPOSED REJECT.

The current text and constrainted PCSL multiplexing requirement is consistent with the adopted baseline (see slides 17&18 in

 $https://www.ieee802.org/3/df/public/22\_10/22\_1004/shrikhande\_3df\_01a\_221004.pdf) \ . \\$  Also, see response to comment #167.

Cl 173 SC 173.4.2.2 P184 L37 # 167

Dawe, Piers Nvidia

Comment Type TR Comment Status D PCSL interleaving (CC)

This is a PMA. On the receive side, it doesn't know and can't control the PCSLs of the signals it carries.

SuggestedRemedy

Replace this with a practical criterion to ensure that the reduced transition density doesn't happen, if any is needed, e.g. that each of the 8 outputs is derived from four contiguous lanes in the set of 32 incoming PMA lanes. There is negligible benefit in the 4-FEC multiplexing on the receive side because there are only PMAs that can make more errors after this, and their maximum error ratios are far lower than the PMD's.

Proposed Response Status W

PROPOSED REJECT.

Subclause 173.4.2.2 is specifically referring to the 8:32 PMA. The 8:32 PMA is always required to be co-located with a PHY 800GXS below it (see 173.1.4). In the receive direction, this PMA receives 32 parallel bit streams from the PHY 800GXS. Each one of the 32 bit streams is a specific PCSL. The PMA is therefore able to identify the specific PCSLs it is receiving from the PHY 800GXS (from the

"PHY\_XS:IS\_UNITDATA\_0:31.indication" service interface primitive). This is identical to the transmit direction of the 32:8 PMA where this PMA receives 32 parallel bit streams from the 800GBASE-R PCS above it.

The interleaving can thus perform the constrained PCSL multiplexing in accordance with slides 17 and 18 in the adopted PCS/PMA baseline (https://www.ieee802.org/3/df/public/22 10/22 1004/shrikhande 3df 01a 221004.pdf).

The clock content mentioned in the suggested remedy are addressed in comments #166, 169, 126, and 127.

 Cl 173
 SC 173.4.2.3
 P 185
 L 2
 # 168

 Dawe, Piers
 Nvidia

 Comment Type
 E
 Comment Status
 D
 (bucket1)

This can be made clearer.

SuggestedRemedy

Change "lane shall be mapped together to an output lane" to "lane shall be mapped to the same output lane"

Proposed Response Response Status W
PROPOSED ACCEPT.

THOI COLD MODEL I

Cl 173 SC 173.4.2.3 P185 L3 # 169

Dawe, Piers Nvidia

Comment Type TR Comment Status D PCSL interleaving (CC)

"The order of PCSLs from an input lane does not have to be maintained on the output lane"

SuggestedRemedy

Is this enough to exclude the reduced transition density issue? If not, it can be tightened to require the lanes remain in the same or reversed order, not re-ordered about any old how.

Proposed Response Response Status W

PROPOSED REJECT.

Resolve using the response to comment #167.

C/ 173 SC 173.4.3.5 P185 L 49 # 170

Dawe, Piers Nvidia

Comment Type E Comment Status D

"group of PMAs" puzzled me. PMAs are not used in parallel.

SuggestedRemedy

Change group to series, or sequence

Proposed Response Status W

PROPOSED REJECT.

The text is consistent with subclauses 120.5.3.5 and 83.5.3.6 in the base standard and is accurate as written. The proposed changes do not improve the accurary or clarity of the text.

(bucket1)

C/ 173 SC 173.4.11 P 187 L 20 # 171 C/ 173 SC 173.5 P 189 L9 # 173 Dawe, Piers Nvidia Dawe, Piers Nvidia Comment Status D Comment Type precoding (CC) Comment Type E Comment Status D As I think 120 doesn't address precoding PRBS Tx pattern testing SuggestedRemedy SuggestedRemedy Does 120.5.11.2 need updating or is there a place in 135 that addresses it? PRBS Tx pattern testing error counter Proposed Response Proposed Response Response Status W Response Status W PROPOSED ACCEPT IN PRINCIPLE. PROPOSED ACCEPT IN PRINCIPLE. The base standard is ambiguous about whether precoding should be applied to the PAM4 patterns specified in 120.5.11.2. All patterns other that PRBS31Q are used only in

patterns specified in 120.5.11.2. All patterns other that PRBS31Q are used only in transmitter tests and thus should be used without precoding enabled. The PRBS31Q pattern, which is specified for receiver stress testing, may be used with or without precoding based on AUI or PMD type and the receiver preference.

An editorial presentation will be provided showing the proposed changes.

Note that comment #175 address missing control bit to enable precoding on the PMA receive output and transmit input.

Comment Type E Comment Status D

The text should be referencing figure 173A-3.

Dawe, Piers Nvidia SuggestedRemedy

Comment Type T Comment Status D (bucket1) Change 173A-4 to 173A-3.

"Mapping of MDIO control variables to PMA control variables is shown in Table 173–2. Mapping of MDIO status variables to PMA status variables is shown in Table 173–3." But status and control go in opposite directions.

#### SuggestedRemedy

Mapping of PMA status variables to MDIO status variables is shown in Table 173–3. Similarly in next sentence.

Proposed Response Status W

#### PROPOSED REJECT.

The wording is consistent with similar subclauses in multiple clauses in the base standard and is accurate as written. The proposed changes do not improve the accuracy or clarity of the text.

Change "PRBS Tx pattern testing" to "PRBS Tx pattern testing error counter, lane 0 to lane Change "PRBS Rx pattern testing" to "PRBS Rx pattern testing error counter, lane 0 to lane 7" SC 173A C/ 173A P 226 L 1 Huber, Tom Nokia Comment Type Comment Status D (bucket1) Change 173A-4 to 173A-3. Proposed Response Response Status W PROPOSED ACCEPT.

(bucket1)