# 802.3df D1.1 Comment Resolution

P802.3df editorial team

### Introduction

 This slide package is put together by the 802.3df editorial team to provide background and detailed resolutions to aid in comment resolution.

## Clause 167

# Fiber optics cabling Comments 13, 14, 116 (part 1)

- Three comments were received highlighting issues with the clause 167 "Characteristics of the fiber optic cabling and MDI" PICS table
  - Comments 13 , 14, and 116





## Fiber optics cabling Comments 13, 14, 116 (part 2)

D1.1 167.11.4.6 PICS Table

| Item        | Feature                                                                                    | Subclause       | Value/Comment                                                                                                                              | Status                                                   | Support            |
|-------------|--------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------|
|             |                                                                                            |                 |                                                                                                                                            |                                                          |                    |
| OC5         | MDI layout for<br>400GBASE-VR4 and<br>400GBASE-SR4                                         | 167.10.3.1<br>a | Optical lane assignments per<br>Figure 167–8                                                                                               | (VR4 or<br>SR4):M                                        | Yes [ ]<br>N/A [ ] |
| OC5a        | MDI layout for<br>800GBASE-VR8 and<br>800GBASE-SR8<br>option A                             | 167.10.3.1<br>a | Optical lane assignments per<br>Figure 167–8a                                                                                              | (VR8 or<br>SR8):M                                        | Yes [ ]<br>N/A [ ] |
| OC5b        | MDI layout for<br>800GBASE-VR8 and<br>800GBASE-SR8<br>option B                             | 167.10.3.1<br>a | Optical lane assignments per<br>Figure 167–8a                                                                                              | (VR8 or<br>SR8):M                                        | Yes []<br>N/A []   |
| OC6         | MDI mating,<br>100GBASE-VR1 and<br>100GBASE-SR1,<br>with duplex optical<br>fiber connector | 167.10.3.2      | MDI optically mates with plug on<br>the cabling, performance grade<br>Bm/2m                                                                | (VR1 or<br>SR1):M                                        | Yes [ ]<br>N/A [ ] |
|             |                                                                                            |                 |                                                                                                                                            |                                                          |                    |
| OC15        | MDI requirements,<br>with multifiber<br>connector                                          | 167.10.3.3      | Per IEC 63267-1, performance<br>grade Bm/1m                                                                                                | INS and (VR1,<br>SR1, VR2, SR2,<br>VR4, or<br>SR4):AFI:M | Yes [ ]<br>N/A [ ] |
| OC16        | MDI mating, with multifiber connector                                                      | 167.10.3.4      | MDI optically mates with plug on<br>the cabling, performance grade<br>Bm/2m                                                                | (VR8 or<br>SR8):AFI:M                                    | Yes [ ]<br>N/A[ ]  |
| OC17        | MDI dimensions,<br>with multifiber<br>connector                                            | 167.10.3.4      | Per IEC 61754-7-1 interface 7-1-3<br>or interface 7-1-10                                                                                   | (VR8 or<br>SR8):AFI:M                                    | Yes [ ]<br>N/A[ ]  |
| OC18        | MDI dimensions,<br>with multifiber<br>connector                                            | 167.10.3.4      | Per IEC 61754-7-2 interfaces<br>7-2-3 or 7-2-10, or per<br>ANSI/TIA-604-18-A designation<br>FOCIS 18 A-1-0 or<br>FOCIS 18 R-1x16-1-0-1-2-0 | (VR8 or<br>SR8):AFI:M                                    | Yes []<br>N/A []   |
| <u>OC19</u> | Cabling connector<br>dimensions, with<br>multifiber connector                              | 167.10.3.4      | Per IEC 61754-7-2 interface 7-2-4<br>or ANSI/TIA-604-18-A<br>designation<br>FOCIS 18 P-1x16-1-0-2-2-0                                      | INS*(VR8 or<br>SR8):AFI:M                                | Yes []<br>N/A []   |
| OC20        | MDI requirements,<br>with multifiber<br>connector                                          | 167.10.3.4      | Per IEC 61753-1 and IEC 61753-022-2, performance grade Bm/2m                                                                               | INS*(VR8 or<br>SR8):AFI:M                                | Yes [ ]<br>N/A [ ] |

## Fiber optics cabling Comments 13, 14, 116 (part 3)

#### Proposed D1.2 167.11.4.6 PICS Table

| Item | Feature                                                                                    | Subclause   | Value/Comment                                                               | Status                                                   | Support            |  |
|------|--------------------------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------------|----------------------------------------------------------|--------------------|--|
| 127  |                                                                                            |             |                                                                             |                                                          |                    |  |
| OC5  | MDI layout for<br>400GBASE-VR4 and<br>400GBASE-SR4                                         | 167.10.3.1  | Optical lane assignments per<br>Figure 167–8                                | (VR4 or<br>SR4):M                                        | Yes [ ]<br>N/A [ ] |  |
| OC5a | MDI layout for<br>800GBASE-VR8 and<br>800GBASE-SR8<br>option A                             | 167.10.3.1a | Optical Iane assignments per<br>Figure 167–8a                               | (VR8 or<br>SR8):M                                        | Yes []<br>N/A[]    |  |
| OC5b | MDI layout for<br>800GBASE-VR8 and<br>800GBASE-SR8<br>option B                             | 167.10.3.1a | Optical Iane assignments per<br>Figure 167–8a                               | (VR8 or<br>SR8):M                                        | Yes [ ]<br>N/A [ ] |  |
| OC6  | MDI mating,<br>100GBASE-VR1 and<br>100GBASE-SR1,<br>with duplex optical<br>fiber connector | 167.10.3.2  | MDI optically mates with plug<br>on the cabling, performance<br>grade Bm/2m | (VR1 or<br>SR1):M                                        | Yes [ ]<br>N/A [ ] |  |
|      |                                                                                            |             |                                                                             |                                                          |                    |  |
| OC15 | MDI requirements,<br>with multifiber<br>connector                                          | 167.10.3.3  | Per IEC 63267-1, performance<br>grade Bm/1m                                 | INS and (VR1,<br>SR1, VR2, SR2,<br>VR4, or<br>SR4):AFI:M | Yes [ ]<br>N/A [ ] |  |
| OC16 | MDI mating, with<br>multifiber connector                                                   | 167.10.3.4  | MDI optically mates with plug<br>on the cabling, performance<br>grade Bm/2m | (VR8 or<br>SR8):!AFI:M                                   | Yes []<br>N/A[]    |  |
| OC17 | MDI mating, with multifiber connector                                                      | 167.10.3.4  | MDI optically mates with plug<br>on the cabling, performance<br>grade Bm/1m | (VR8 or<br>SR8):AFI:M                                    | Yes []<br>N/A[]    |  |
| OC18 | MDI dimensions.<br>with multifiber<br>connector                                            | 167.10.3.4  | Per IEC 61754-7-2 interface<br>7-2-3 or interface 7-2-10                    | (VR8 or<br>SR8):!AFI:M                                   | Yes []<br>N/A []   |  |
| OC19 | MDI dimensions.<br>with multifiber<br>connector                                            | 167.10.3.4  | Per IEC 61754-7-4 interface<br>7-4-7 or interface 7-4-9                     | (VR8 or<br>SR8):AFI:M                                    | Yes [ ]<br>N/A [ ] |  |
| OC20 | Cabling connector<br>dimensions, with<br>multifiber connector                              | 167.10.3.4  | Per IEC 61754-7-2 interface 7-2-4                                           | INS*(VR8 or<br>SR8):!AFI:M                               | Yes []<br>N/A []   |  |

| Item | Feature                                                       | Subclause         | Value/Comment                                                      | Status                     | Support                        |
|------|---------------------------------------------------------------|-------------------|--------------------------------------------------------------------|----------------------------|--------------------------------|
| OC21 | Cabling connector<br>dimensions, with<br>multifiber connector | 167.10.3.4        | Per IEC 61754-7-4 interface 7-4-1                                  | INS*(VR8 or<br>SR8):AFI:M  | <u>Yes</u> []<br><u>N/A</u> [] |
| OC22 | MDI requirements. with multifiber connector                   | 167.10.3.4        | Per IEC 61753-1 and<br>IEC 61753-022-2, performance<br>grade Bm/2m | INS*(VR8 or<br>SR8):!AFI:M | Yes []<br>N/A[]                |
| OC23 | MDI requirements,<br>with multifiber<br>connector             | <u>167.10.3.4</u> | Per IEC 63267-1, performance grade Bm/1m                           | INS*(VR8 or<br>SR8):AFI:M  | Yes [ ]<br>N/A [ ]             |

## Fiber optics cabling Comments 13, 14, 116 (part 4)

### Proposed D1.2 PICS Table Updates

- •
- The value/comments of OC16 through OC23 now align with the updated text in 167.10.3.4
- The use of !AFI for flat connectors and AFI for angled connectors is consistent with 802.3db-2022

| OC14 | MDI requirements,<br>with multifiber<br>connector | 167.10.3.3 | Per IEC 61753-1 and<br>IEC 61753-022-2, performance<br>grade Bm/2m | INS and (VR1,<br>SR1, VR2, SR2,<br>VR4, or<br>SR4):!AFI:M | Yes [ ]<br>N/A [ ] |
|------|---------------------------------------------------|------------|--------------------------------------------------------------------|-----------------------------------------------------------|--------------------|
| OC15 | MDI requirements,<br>with multifiber<br>connector | 167.10.3.3 | Per IEC 63267-1, performance<br>grade Bm/1m                        | INS and (VR1,<br>SR1, VR2, SR2,<br>VR4, or<br>SR4):AFI:M  | Yes [ ]<br>N/A [ ] |

• The resolution of comment #115 could affect the final PICS table

## Clause 173

# PCSL Grouping Comment #84

Cl 173 SC 173.1.3 P 212 L 51 # 84

Dawe, Piers Nvidia

Comment Type T Comment Status D (bucket1)

Adapt the PCSL (PCS lane) formatted signal to the appropriate number of abstract or physical lanes

SuggestedRemedy

Adapt the PCSL (PCS lane) formatted signal to the appropriate number and grouping of abstract or physical lanes

Proposed Response

Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

The constrained grouping of lanes is part of the "adapt" process and does not need to be listed as a detail here. Instead, this detail is specified in 173.4. The proposed change is not necessary.

However, the acronym PCSL is not properly introduced in this clause.

Change "PCSL (PCS lane)" to "PCS lane (PCSL)".

|                    | Figure 173-1-800GBASE-R PMA relationship to the ISO/IEC Open Systems                                     | 43 |
|--------------------|----------------------------------------------------------------------------------------------------------|----|
|                    | Interconnection (OSI) reference model and IEEE 802.3 Ethernet model                                      | 44 |
|                    | \                                                                                                        | 45 |
|                    |                                                                                                          | 46 |
| 173.1              | 173.1.3 Summary of functions                                                                             |    |
|                    |                                                                                                          | 48 |
| The fo             | The following is a summary of the principal functions implemented (when required) by the PMA in both the |    |
| transn             | nit and receive directions:                                                                              | 50 |
|                    | Adapt the PCSL (PCS lane) formatted signal to the appropriate number of abstract or physical lanes       | 51 |
| _                  | Provide per input-lane clock and data recovery                                                           | 52 |
|                    |                                                                                                          | 53 |
| 81 <del>-0</del> 3 | Provide bit-level multiplexing                                                                           | 54 |

212

Copyright © 2022 IEEE. All rights reserved.

This is an unapproved IEEE Standards draft, subject to change.

Draft Amendment to IEEE Std 802.3-2022 IEEE P802.df 400 Gb/s and 800 Gb/s Ethernet Task Force IEEE Draft P802.3df/D1.1 20 December 2022

|                   | Provide clock generation                                                                                                                                                                                                                     |     |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| _                 | Provide signal drivers                                                                                                                                                                                                                       |     |
| -                 | Optionally provide local loopback to/from the PMA service interface                                                                                                                                                                          |     |
| -                 | Optionally provide remote loopback to/from the PMD service interface                                                                                                                                                                         |     |
| _                 | Optionally provide test-pattern generation and detection                                                                                                                                                                                     |     |
| -                 | Tolerate Skew Variation                                                                                                                                                                                                                      |     |
| 5 <del>- 52</del> | Perform PAM4 encoding and decoding                                                                                                                                                                                                           |     |
| S=-5              | Provide receive link status information in the receive direction                                                                                                                                                                             | 1   |
| 73.1              | .4 PMA sublayer positioning                                                                                                                                                                                                                  | 1   |
| umb               | replementation may use one or more PMA sublayers to adapt the number and rate of the PCSLs to the er and rate of the PMD lanes. The number of PMA sublayers required depends on the partitioning of onality for a particular implementation. | 1 1 |
| incti             | onanty for a particular implementation.                                                                                                                                                                                                      | 1   |

Figure 173-2 shows examples of the PMA sublayer positioning for implementations with an 800GMII

18

# PCSL Grouping Comment #87



PMA:IS\_UNITDATA\_0:31.request would be better shown as PMA:IS\_UNITDATA\_0:15.request and PMA:IS\_UNITDATA\_16:31.request as in Figure 172-2. The PMA doesn't really know lane numbers, it doesn't read alignment markers, but it needs to know the two groups to apply the restricted bit muxing rules. The output lanes can stay as one group.

#### SuggestedRemedy

Show two groups of 16 input lanes, PMA:IS\_UNITDATA\_0:15.request and PMA:IS\_UNITDATA\_16:31.request.

Similarly for the 32 PHY\_XS:IS\_UNITDATA\_0:31.indication lanes in Figure 173-4, 8:32 PMA functional block diagram.

#### Proposed Response Status W

PROPOSED REJECT.

There are 32 PCS lanes represented by PMA.1S\_UNITDATA\_0:31. Figure 172-2 shows the two groups, one from 0:15 and the other from 16:31, to show how the lanes from each flow map to the set of 32 PCS lanes. Showing the separation of the two groups of lanes in this PMA diagram is not helpful. Since the PMA is connected directly to the PCS (colocated), the lane numbers are known by the PMA.

## Figure 173-3 (PMA Clause)



Figure 173-3-32:8 PMA functional block diagram

## Figure 172-2 (PCS Clause)



Figure 172-2-Functional block diagram

# Link Status Comment #85

Cl 173 SC 173.1.3

P 213 L 10



Dawe, Piers

Nvidia

Comment Type T Comment Status D

(bucket1)

In common cases (800GAUI-8) receive link status information may be used but isn't forwarded.

"Provide receive link status information in the receive direction": do we need another bullet, that when connected to a PHY XS, it provides link status information in the transmit (egress) direction?

#### SuggestedRemedy

Per comment

#### Proposed Response

Response Status W

#### PROPOSED REJECT.

The opening sentence in 173.1.3 states "The following is a summary of the principal functions implemented (when required) by the PMA in both the transmit and receive directions:" The phrase "when required" implies that some of the functions listed are conditional upon the PMA type. The requirement for each of the functions listed is specified per PMA type in 173.4.

#### Section 171.1.3

#### 173.1.3 Summary of functions

The following is a summary of the principal functions implemented (when required) by the PMA in both the transmit and receive directions:

- Adapt the PCSL (PCS lane) formatted signal to the appropriate number of abstract or physical lanes
- Provide per input-lane clock and data recovery
- Provide bit-level multiplexing

#### 212

Copyright © 2022 IEEE. All rights reserved.

This is an unapproved IEEE Standards draft, subject to change.

Draft Amendment to IEEE Std 802.3-2022 IEEE P802 df 400 Gb/s and 800 Gb/s Ethernet Task Force IEEE Draft P802.3df/D1.1 20 December 2022

- Provide clock generation
- Provide signal drivers
- Optionally provide local loopback to/from the PMA service interface
- Optionally provide remote loopback to/from the PMD service interface
- Optionally provide test-pattern generation and detection
- Tolerate Skew Variation
- Perform PAM4 encoding and decoding
- Provide receive link status information in the receive direction

## **Cross-Clause**

## FEC Degrade Comments 17, [55, 56], 59

Consensus View on how FEC degrade signaling should work OTN mapper contribution to FEC degrade signaling is for ITU to decide, but LD, RD must be propagated whether or not the FEC decoder in the OTN mapper contributes to the accumulated LD status RD (echoed from end) LD LD LD MII 400GBASE-R layer and doesn't cascade with the Ethernet 400GBASE-R MII AUI LD LD RD (echoed from end) LD and RD passed in AMs in AUI or Ethernet link, out-of-band to adjacent sublayer across MII Drawback in description: PCS has different logic depending on whether it is directly below an RS or XS

https://www.ieee802.org/3/bs/public/17 03/trowbridge 3bs 01 0317.pdf

## Multiplexing rules Comments [27, 89, 92] - (part 1)

- Three comments were received proposing additional PMA multiplexing constraints above and beyond what was agreed to in the adopted baseline:
  - https://www.ieee802.org/3/df/public/22 10/22 1004/shrikhande 3df 01a 221004.pdf
- Comment #6 against Draft 1.0 made a similar proposal. Straw polls recorded in the response to comment #6 indicated favor for adopting the proposal but there were many that needed more information, and more consensus building was necessary.
- A new presentation provides more information on the problem (ran 3df 01 2301)

## Multiplexing rules Comments [27, 89, 92] - (part 2)

Below is the final response to D1.0 comment #6, including the results of the straw poll.

#### REJECT.

The current text and constrainted PCSL multiplexing requirement is consistent with the adopted baseline (see slides 17&18 in https://www.ieee802.org/3/df/public/22 10/22 1004/shrikhande 3df 01a 221004.pdf).

The following presentation was reviewed by the task force: https://www.ieee802.org/3/df/public/22\_12/ran\_3df\_01a\_2212.pdf

Based on straw polls #1 and #2 there is no consensus to make the proposed changes at this time. The commenter is encouraged to refine the proposal and build consensus.

#### Straw poll #1 (direction)

I would support the changes proposed on slides 10 in ran 3df 01a 2212.

Yes: 19 No: 6

Need more information: 27

#### Straw poll #2 (direction)

I would support the changes proposed on slides 11 in ran\_3df\_01a\_2212.

Yes: 13 No: 6

Need more information: 33

### Suggested remedy (modified) – part 1

#### 173.4.2.1 32:8 PMA bit-level multiplexing

Change the second list item as shown:

- The multiplexing function has an additional constraint that each of the 8 output lanes contain two unique PCSLs from PMA client lanes i = 0 to 15 and followed by two unique PCSLs from PMA client lanes i = 16 to 31

#### 173.4.2.2 8:32 PMA bit-level multiplexing

Change the second list item as shown:

 The multiplexing function has an additional constraint that each of the 8 output lanes contain two unique PCSLs from service interface lanes i = 0 to 15 and followed by two unique PCSLs from service interface lanes i = 16 to 31.

### Suggested remedy (modified) – part 2

#### 173.4.2.3 8:8 PMA bit-level multiplexing

Change the second list item as shown:

- The 4 PCSLs received on any input lane shall be mapped together to an output lane <u>such that the Gray-coded PAM4</u> symbol sequence on the output is identical to the Gray-coded PAM4 symbol sequence on the input (see 173.4.7.1). The order of PCSLs from an input lane does not have to be maintained on the output lane.